Patents by Inventor Mehdi Hatamian

Mehdi Hatamian has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170129664
    Abstract: An automated stopper and opener includes: a sleeve housing that is able to fit within a neck of a container; a mechanical feature that is able to vary a force applied to an internal surface of the sleeve such that a seal is able to be formed or released within the neck of the container; and an electronic controller that is able to manipulate the force applied to the internal surface of the sleeve by at least partly directing operations of the mechanical feature. An automated stopper includes: a cylindrical sleeve; a mechanical element that fits within the cylindrical sleeve and has a variable outer diameter; a communication interface that is able to receive commands from a user device; and a controller that is able to interpret the received commands and direct the mechanical element to control the variable outer diameter. A system includes automated stoppers and a user device.
    Type: Application
    Filed: January 12, 2017
    Publication date: May 11, 2017
    Inventors: Mehdi Hatamian, Kamran Ghobadi
  • Publication number: 20160355302
    Abstract: A cap for a container can be inserted into the mouth of the container and the pressure which it exerts against the mouth can be controlled by rotating the cap's knob in either circumferential direction. The cap includes a nut with grooves which can move up and down the axial direction within a guide member included in the cap. The guide member includes several prongs which engage the nut grooves and which expand and contract as the nut travels up and down the tapered inner surface of the guide. The cap further includes a plug whose outer surface is in contact with the mouth of the container and whose inner surface houses the guide member. As the prongs expand and contract they increase and decrease the radial pressure caused by the plug against the mouth of the container.
    Type: Application
    Filed: June 26, 2015
    Publication date: December 8, 2016
    Inventors: Mehdi Hatamian, Kamran Ghobadi
  • Patent number: 8878303
    Abstract: A method of optimizing a layout of an integrated circuit formed using fin-based cells of a standard cell library is provided. The method includes arranging cell rows of different track heights having standard cells. For each cell row, each of the standard cells includes sub-cell rows with sub-cells of one or more types. The sub-cells are interchangeable with one another to modify a device characteristic of the standard cell. The method also includes evaluating the integrated circuit to determine whether a performance metric of the integrated circuit has been satisfied. The method also includes identifying one or more standard cells to modify a device characteristic of the standard cell for satisfying the performance metric of the integrated circuit. The method further includes modifying the one or more standard cells until the performance metric of the integrated circuit is satisfied.
    Type: Grant
    Filed: January 4, 2013
    Date of Patent: November 4, 2014
    Assignee: Broadcom Corporation
    Inventors: Mehdi Hatamian, Paul Penzes
  • Patent number: 8841963
    Abstract: Circuitry to remove switches from signal paths in integrated circuit programmable gain attenuators. Programmable gain attenuators and programmable gain amplifiers commonly switch between signal levels using semi-conductor switches. Such switches may introduce non-linearities in the signal. By isolating the switches from the signal path linearity of the PGA can be improved.
    Type: Grant
    Filed: February 2, 2006
    Date of Patent: September 23, 2014
    Assignee: Broadcom Corporation
    Inventors: Arya R. Behzad, Klaas Bult, Ramon A. Gomez, Chi-Hung Lin, Tom W. Kwan, Oscar E. Agazzi, John L. Creigh, Mehdi Hatamian, David E. Kruse, Arthur Abnous, Henry Samueli
  • Patent number: 8788998
    Abstract: A standard cell library for designing integrated circuits is provided. In some aspects, the standard cell library includes a plurality of standard cells having a cell height that is a non-integer multiple of a wiring pitch of routing tracks associated with the standard cell library. The standard cell library further includes a plurality of landing pins for connecting to the routing tracks arranged in the plurality of standard cells, wherein each of the plurality of landing pins is extended by half of the wiring pitch in opposite directions orthogonal to an orientation of the routing tracks.
    Type: Grant
    Filed: December 21, 2012
    Date of Patent: July 22, 2014
    Assignee: Broadcom Corporation
    Inventors: Mehdi Hatamian, Paul Penzes
  • Publication number: 20140183646
    Abstract: A method of optimizing a layout of an integrated circuit formed using fin-based cells of a standard cell library is provided. The method includes arranging cell rows of different track heights having standard cells. For each cell row, each of the standard cells includes sub-cell rows with sub-cells of one or more types. The sub-cells are interchangeable with one another to modify a device characteristic of the standard cell. The method also includes evaluating the integrated circuit to determine whether a performance metric of the integrated circuit has been satisfied. The method also includes identifying one or more standard cells to modify a device characteristic of the standard cell for satisfying the performance metric of the integrated circuit. The method further includes modifying the one or more standard cells until the performance metric of the integrated circuit is satisfied.
    Type: Application
    Filed: January 4, 2013
    Publication date: July 3, 2014
    Applicant: Broadcom Corporation
    Inventors: Mehdi HATAMIAN, Paul Penzes
  • Publication number: 20140181774
    Abstract: A standard cell library for designing integrated circuits is provided. In some aspects, the standard cell library includes a plurality of standard cells having a cell height that is a non-integer multiple of a wiring pitch of routing tracks associated with the standard cell library. The standard cell library further includes a plurality of landing pins for connecting to the routing tracks arranged in the plurality of standard cells, wherein each of the plurality of landing pins is extended by half of the wiring pitch in opposite directions orthogonal to an orientation of the routing tracks.
    Type: Application
    Filed: December 21, 2012
    Publication date: June 26, 2014
    Applicant: BROADCOM CORPORATION
    Inventors: Mehdi HATAMIAN, Paul Penzes
  • Patent number: 8548089
    Abstract: A system and method for packet communication is disclosed. Echo in a received symbol stream may be reduced to produce an echo-reduced symbol stream. The echo-reduced symbol stream may be buffered and aligned according to a deskew signal to produce a deskewed symbol stream. The deskewed symbol stream may be decoded to produce a decoded packet.
    Type: Grant
    Filed: May 2, 2011
    Date of Patent: October 1, 2013
    Assignee: Broadcom Corporation
    Inventors: Oscar E. Agazzi, David Kruse, Arthur Abnous, Mehdi Hatamian
  • Patent number: 8451885
    Abstract: Various systems and methods providing high speed decoding, enhanced power reduction and clock domain partitioning for a multi-pair gigabit Ethernet transceiver are disclosed. ISI compensation is partitioned into two stages; a first stage compensates ISI components induced by characteristics of a transmitter's partial response pulse shaping filter in a demodulator, a second stage compensates ISI components induced by characteristics of a multi-pair transmission channel in a Viterbi decoder. High speed decoding is accomplished by reducing the DFE depth by providing an input signal from a multiple decision feedback equalizer to the Viterbi based on a tail value and a subset of coefficient values received from a unit depth decision-feedback equalizer. Power reduction is accomplished by adaptively truncating active taps in the NEXT, FEXT and echo cancellation filters, or by disabling decoder circuitry portions, as channel response characteristics allow.
    Type: Grant
    Filed: June 8, 2010
    Date of Patent: May 28, 2013
    Assignee: Broadcom Corporation
    Inventors: Oscar E. Agazzi, John L. Creigh, Mehdi Hatamian, David E. Kruse, Arthur Abnous, Henry Samueli
  • Patent number: 8361417
    Abstract: Some embodiments include a valve positioned within a test tube to maintain a separation between components of liquid with different densities after centrifugation. The valve preferably includes a cylindrically shaped housing with a conical plug configured to nest within the housing. The plug is not in contact with the housing during centrifugation, but comes into position post-centrifugation.
    Type: Grant
    Filed: December 15, 2010
    Date of Patent: January 29, 2013
    Inventors: Mehdi Hatamian, Mehrtosh Ghalebi, Matin Ebneshahrashoob
  • Patent number: 8320443
    Abstract: A method and a system for providing ISI compensation to an input signal in a bifurcated manner. ISI compensation is provided in two stages, a first stage compensates ISI components induced by characteristics of a transmitter's partial response pulse shaping filter, a second stage compensates ISI components induced by characteristics of a multi-pair transmission channel. First stage ISI compensation is performed in an inverse response filter having a characteristic feedback gain factor K, during system start-up. Second stage ISI compensation is performed by a single DFE in combination with a MDFE operating on tentative decisions output from a Viterbi decoder. As the DFE of the second stage reaches convergence, the feedback gain factor K of the first stage is ramped to zero.
    Type: Grant
    Filed: April 28, 2010
    Date of Patent: November 27, 2012
    Assignee: Broadcom Corporation
    Inventors: Oscar E. Agazzi, David Kruse, Arthur Abnous, Mehdi Hatamian
  • Patent number: 8306104
    Abstract: Various systems and methods providing high speed decoding, enhanced power reduction and clock domain partitioning for a multi-pair gigabit Ethernet transceiver are disclosed. ISI compensation is partitioned into two stages; a first stage compensates ISI components induced by characteristics of a transmitter's partial response pulse shaping filter in a demodulator, a second stage compensates ISI components induced by characteristics of a multi-pair transmission channel in a Viterbi decoder. High speed decoding is accomplished by reducing the DFE depth by providing an input signal from a multiple decision feedback equalizer to the Viterbi based on a tail value and a subset of coefficient values received from a unit depth decision-feedback equalizer. Power reduction is accomplished by adaptively truncating active taps in the NEXT, FEXT and echo cancellation filters, or by disabling decoder circuitry portions, as channel response characteristics allow.
    Type: Grant
    Filed: September 7, 2010
    Date of Patent: November 6, 2012
    Assignee: Broadcom Corporation
    Inventors: Oscar E. Agazzi, John L. Creigh, Mehdi Hatamian, David E. Kruse, Arthur Abnous, Henry Samueli
  • Patent number: 8259787
    Abstract: A method and a system for providing an input signal from a multiple decision feedback equalizer to a decoder based on a tail value and a subset of coefficient values received from a decision-feedback equalizer. A set of pre-computed values based on the subset of coefficient values is generated. Each of the pre-computed values is combined with the tail value to generate a tentative sample. One of the tentative samples is selected as the input signal to the decoder. In one aspect of the system, tentative samples are saturated and then stored in a set of registers before being outputted to a multiplexer which selects one of the tentative samples as the input signal to the decoder.
    Type: Grant
    Filed: December 8, 2009
    Date of Patent: September 4, 2012
    Assignee: Broadcom Corporation
    Inventors: Oscar E. Agazzi, David Kruse, Arthur Abnous, Mehdi Hatamian
  • Publication number: 20120153207
    Abstract: Some embodiments include a valve positioned within a test tube to maintain a separation between components of liquid with different densities after centrifugation. The valve preferably includes a cylindrically shaped housing with a conical plug configured to nest within the housing. The plug is not in contact with the housing during centrifugation, but comes into position post-centrifugation.
    Type: Application
    Filed: December 15, 2010
    Publication date: June 21, 2012
    Inventors: Mehdi Hatamian, Mehrtosh Ghalebi, Matin Ebneshahrashoob
  • Patent number: 8201045
    Abstract: A method and a system for decoding information signals encoded in accordance with a multi-state encoding scheme and transmitted over a multi-dimensional transmission channel by computing a distance of a received word from a codeword. One-dimensional (1D) input signals are processed in a pair of symbol decoders, implemented as look-up tables, to produce a pair of 1D errors, with each representing a distance metric between the input signal and a symbol in one of two disjoint symbol-subsets. The 1D errors are combined based on the multi-state encoding scheme in order to produce a set of multi-dimensional error terms. Each of the multi-dimensional error terms corresponds to a distance between a received word and a nearest codeword.
    Type: Grant
    Filed: October 7, 2008
    Date of Patent: June 12, 2012
    Assignee: Broadcom Corporation
    Inventors: Oscar E. Agazzi, David Kruse, Arthur Abnous, Mehdi Hatamian
  • Publication number: 20120106601
    Abstract: A system and method for packet communication is disclosed. Echo in a received symbol stream may be reduced to produce an echo-reduced symbol stream. The echo-reduced symbol stream may be buffered according to a propagation delay of the received symbol stream to produce a deskewed symbol stream. The deskewed symbol stream may be decoded to produce a decoded packet.
    Type: Application
    Filed: May 2, 2011
    Publication date: May 3, 2012
    Inventors: Oscar E. Agazzi, David Kruse, Arthur Abnous, Mehdi Hatamian
  • Publication number: 20120068004
    Abstract: A helicopter gyroscope mounted on the moving swash plate rather than in or on the body of the helicopter will improve the helicopters hovering capability and auto-pilot performance.
    Type: Application
    Filed: January 19, 2011
    Publication date: March 22, 2012
    Inventor: Mehdi Hatamian
  • Patent number: 8031799
    Abstract: Various systems and methods providing high speed decoding, enhanced power reduction and clock domain partitioning for a multi-pair gigabit Ethernet transceiver are disclosed. ISI compensation is partitioned into two stages; a first stage compensates ISI components induced by characteristics of a transmitters partial response pulse shaping filter in a demodulator, a second stage compensates ISI components induced by characteristics of a multi-pair transmission channel in a Viterbi decoder. High speed decoding is accomplished by reducing the DFE depth by providing an input signal from a multiple decision feedback equalizer to the Viterbi based on a tail value and a subset of coefficient values received from a unit depth decision-feedback equalizer. Power reduction is accomplished by adaptively truncating active taps in the NEXT, FEXT and echo cancellation filters, or by disabling decoder circuitry portions, as channel response characteristics allow.
    Type: Grant
    Filed: August 3, 2010
    Date of Patent: October 4, 2011
    Assignee: Broadcom Corporation
    Inventors: Oscar E. Agazzi, John L. Creigh, Mehdi Hatamian, David E. Kruse, Arthur Abnous, Henry Samueli
  • Patent number: 7936840
    Abstract: A feedforward equalizer for equalizing a sequence of signal samples received by a receiver from a remote transmitter. The feedforward equalizer has a gain and is included in the receiver which includes a timing recovery module for setting a sampling phase and a decoder. The feedforward equalizer comprises a non-adaptive filter and a gain stage. The non-adaptive filter receives the signal samples and produces a filtered signal. The gain stage adjusts the gain of the feedforward equalizer by adjusting the amplitude of the filtered signal. The amplitude of the filtered signal is adjusted so that it fits in the operational range of the decoder. The feedforward equalizer does not affect the sampling phase setting of the timing recovery module of the receiver.
    Type: Grant
    Filed: February 2, 2010
    Date of Patent: May 3, 2011
    Inventors: Oscar E. Agazzi, David Kruse, Arthur Abnous, Mehdi Hatamian
  • Publication number: 20110096824
    Abstract: Various systems and methods providing high speed decoding, enhanced power reduction and clock domain partitioning for a multi-pair gigabit Ethernet transceiver are disclosed. ISI compensation is partitioned into two stages; a first stage compensates ISI components induced by characteristics of a transmitter's partial response pulse shaping filter in a demodulator, a second stage compensates ISI components induced by characteristics of a multi-pair transmission channel in a Viterbi decoder. High speed decoding is accomplished by reducing the DFE depth by providing an input signal from a multiple decision feedback equalizer to the Viterbi based on a tail value and a subset of coefficient values received from a unit depth decision-feedback equalizer. Power reduction is accomplished by adaptively truncating active taps in the NEXT, FEXT and echo cancellation filters, or by disabling decoder circuitry portions, as channel response characteristics allow.
    Type: Application
    Filed: September 7, 2010
    Publication date: April 28, 2011
    Inventors: Oscar E. Agazzi, John L. Creigh, Mehdi Hatamian, David E. Kruse, Arthur Abnous, Henry Samueli