Patents by Inventor Meng-Hsuan Hsiao

Meng-Hsuan Hsiao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190378934
    Abstract: Present disclosure provides gate-all-around structure including a semiconductor fin having a top surface, a first nanowire over the top surface, a first space between the top surface and the first nanowire, an Nth nanowire and an (N+1)th nanowire over the first nanowire, and a second space between the Nth nanowire and the (N+1)th nanowire. The first space is greater than the second space. Present disclosure also provides a method for manufacturing the gate-all-around structure described herein.
    Type: Application
    Filed: June 11, 2018
    Publication date: December 12, 2019
    Inventors: MENG-HSUAN HSIAO, WEI-SHENG YUN, WINNIE VICTORIA WEI-NING CHEN, TUNG YING LEE, LING-YEN YEH
  • Patent number: 10490631
    Abstract: A semiconductor device includes a fin structure, a channel layer and a gate stack. The channel layer is disposed on sidewalls of the fin structure, wherein the channel layer contains a two-dimensional (2D) material. The gate stack is disposed over the channel layer, wherein the gate stack includes a ferroelectric layer.
    Type: Grant
    Filed: February 26, 2018
    Date of Patent: November 26, 2019
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Chun-Chieh Lu, Meng-Hsuan Hsiao, Tung-Ying Lee, Ling-Yen Yeh, Chih-Sheng Chang, Carlos H. Diaz
  • Patent number: 10483157
    Abstract: In a method of forming a semiconductor device including a fin field effect transistor (FinFET), a first sacrificial layer is formed over a source/drain structure of a FinFET structure and an isolation insulating layer. The first sacrificial layer is patterned, thereby forming an opening. A first liner layer is formed on the isolation insulating layer in a bottom of opening and at least side faces of the patterned first sacrificial layer. After the first liner layer is formed, a dielectric layer is formed in the opening. After the dielectric layer is formed, the patterned first sacrificial layer is removed, thereby forming a contact opening over the source/drain structure. A conductive layer is formed in the contact opening.
    Type: Grant
    Filed: July 30, 2018
    Date of Patent: November 19, 2019
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Meng-Hsuan Hsiao, Yee-Chia Yeo, Tung Ying Lee, Chih Chieh Yeh
  • Publication number: 20190164972
    Abstract: An integrated semiconductor device includes a first semiconductor device, an ILD layer and a second semiconductor device. The semiconductor device has a first transistor structure. The ILD layer is over the semiconductor device and has a thickness in a range substantially from 10 nm to 100 nm. The second semiconductor device is over the ILD layer and has a 2D material layer as a channel layer of a second transistor structure thereof.
    Type: Application
    Filed: September 17, 2018
    Publication date: May 30, 2019
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Cheng-Yi PENG, Chun-Chieh LU, Meng-Hsuan HSIAO, Ling-Yen YEH, Carlos H. DIAZ, Tung-Ying LEE
  • Publication number: 20190165103
    Abstract: A semiconductor device includes a fin structure, a channel layer and a gate stack. The channel layer is disposed on sidewalls of the fin structure, wherein the channel layer contains a two-dimensional (2D) material. The gate stack is disposed over the channel layer, wherein the gate stack includes a ferroelectric layer.
    Type: Application
    Filed: February 26, 2018
    Publication date: May 30, 2019
    Inventors: Chun-Chieh Lu, Meng-Hsuan Hsiao, Tung-Ying Lee, Ling-Yen Yeh, Chih-Sheng Chang, Carlos H. Diaz
  • Publication number: 20190164965
    Abstract: A semiconductor device comprises a substrate having an N-type field effect transistor (NFET) region and a P-type field effect transistor (PFET) region, a plurality of first nanowires in the PFET region and arranged in a first direction substantially perpendicular to the substrate and a plurality of second nanowires in the NFET region and arranged in the first direction. A composition of the first nanowires is different from a composition of the second nanowires, and one of the first nanowires is substantially aligned with one of the second nanowires in a second direction substantially perpendicular to the first direction.
    Type: Application
    Filed: April 26, 2018
    Publication date: May 30, 2019
    Inventors: Winnie Victoria Wei-Ning CHEN, Meng-Hsuan HSIAO, Tung-Ying LEE, Pang-Yen TSAI, Yasutoshi OKUNO
  • Publication number: 20190131405
    Abstract: Present disclosure provides a semiconductor structure including a first transistor and a second transistor. The first transistor includes a semiconductor substrate having a top surface and a first anti-punch through region doped with a first conductivity dopant at the top surface. The first transistor further includes a first channel over the top surface of the semiconductor substrate by a first distance. The second transistor includes a second anti-punch through region doped with a second conductivity dopant at the top surface of the semiconductor substrate. The second transistor further includes a second channel over the top surface of the semiconductor substrate by a second distance greater than the first distance. Present disclosure also provides a method for manufacturing the semiconductor structure described herein.
    Type: Application
    Filed: January 25, 2018
    Publication date: May 2, 2019
    Inventors: MENG-HSUAN HSIAO, WINNIE VICTORIA WEI-NING CHEN, TUNG YING LEE
  • Publication number: 20190035691
    Abstract: A semiconductor device includes a field effect transistor (FET). The FET includes a channel region and a source/drain region disposed adjacent to the channel region. The FET also includes a gate electrode disposed over the channel region. The FET is an n-type FET and the channel region is made of Si. The source/drain region includes an epitaxial layer including Si1-x-yM1xM2y, where M1 is one or more of Ge and Sn, and M2 is one or more of P and As, and 0.01?x?0.1.
    Type: Application
    Filed: July 31, 2017
    Publication date: January 31, 2019
    Inventors: YASUTOSHI OKUNO, CHENG-YI PENG, ZIWEI FANG, I-MING CHANG, AKIRA MINEJI, YU-MING LIN, MENG-HSUAN HSIAO
  • Publication number: 20180337176
    Abstract: In a method of forming a semiconductor device including a fin field effect transistor (FinFET), a sacrificial layer is formed over a source/drain structure of a FinFET structure and an isolation insulating layer. A mask pattern is formed over the sacrificial layer. The sacrificial layer and the source/drain structure are patterned by using the mask pattern as an etching mask, thereby forming openings adjacent to the patterned sacrificial layer and source/drain structure. A dielectric layer is formed in the openings. After the dielectric layer is formed, the patterned sacrificial layer is removed to form a contact opening over the patterned source/drain structure. A conductive layer is formed in the contact opening.
    Type: Application
    Filed: July 30, 2018
    Publication date: November 22, 2018
    Inventors: Tung Ying LEE, Meng-Hsuan HSIAO, Tsung-Lin LEE, Chih Chieh YEH, Yee-Chia YEO
  • Publication number: 20180337088
    Abstract: In a method of forming a semiconductor device including a fin field effect transistor (FinFET), a first sacrificial layer is formed over a source/drain structure of a FinFET structure and an isolation insulating layer. The first sacrificial layer is patterned, thereby forming an opening. A first liner layer is formed on the isolation insulating layer in a bottom of opening and at least side faces of the patterned first sacrificial layer. After the first liner layer is formed, a dielectric layer is formed in the opening. After the dielectric layer is formed, the patterned first sacrificial layer is removed, thereby forming a contact opening over the source/drain structure. A conductive layer is formed in the contact opening.
    Type: Application
    Filed: July 30, 2018
    Publication date: November 22, 2018
    Inventors: Meng-Hsuan HSIAO, Yee-Chia YEO, Tung Ying LEE, Chih Chieh YEH
  • Publication number: 20180263684
    Abstract: In a method of forming a FinFET, a first sacrificial layer is formed over a source/drain structure of a FinFET structure and an isolation insulating layer. The first sacrificial layer is recessed so that a remaining layer of the first sacrificial layer is formed on the isolation insulating layer and an upper portion of the source/drain structure is exposed. A second sacrificial layer is formed on the remaining layer and the exposed source/drain structure. The second sacrificial layer and the remaining layer are patterned, thereby forming an opening. A dielectric layer is formed in the opening. After the dielectric layer is formed, the patterned first and second sacrificial layers are removed to form a contact opening over the source/drain structure. A conductive layer is formed in the contact opening.
    Type: Application
    Filed: May 24, 2018
    Publication date: September 20, 2018
    Inventors: Tung Ying LEE, Ziwei FANG, Yee-Chia YEO, Meng-Hsuan HSIAO
  • Patent number: 10037912
    Abstract: In a method of forming a semiconductor device including a fin field effect transistor (FinFET), a first sacrificial layer is formed over a source/drain structure of a FinFET structure and an isolation insulating layer. The first sacrificial layer is patterned, thereby forming an opening. A first liner layer is formed on the isolation insulating layer in a bottom of opening and at least side faces of the patterned first sacrificial layer. After the first liner layer is formed, a dielectric layer is formed in the opening. After the dielectric layer is formed, the patterned first sacrificial layer is removed, thereby forming a contact opening over the source/drain structure. A conductive layer is formed in the contact opening.
    Type: Grant
    Filed: June 12, 2017
    Date of Patent: July 31, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Meng-Hsuan Hsiao, Yee-Chia Yeo, Tung Ying Lee, Chih Chieh Yeh
  • Patent number: 10008497
    Abstract: In a method of forming a FinFET, a first sacrificial layer is formed over a source/drain structure of a FinFET structure and an isolation insulating layer. The first sacrificial layer is recessed so that a remaining layer of the first sacrificial layer is formed on the isolation insulating layer and an upper portion of the source/drain structure is exposed. A second sacrificial layer is formed on the remaining layer and the exposed source/drain structure. The second sacrificial layer and the remaining layer are patterned, thereby forming an opening. A dielectric layer is formed in the opening. After the dielectric layer is formed, the patterned first and second sacrificial layers are removed to form a contact opening over the source/drain structure. A conductive layer is formed in the contact opening.
    Type: Grant
    Filed: May 23, 2017
    Date of Patent: June 26, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Tung Ying Lee, Ziwei Fang, Yee-Chia Yeo, Meng-Hsuan Hsiao
  • Publication number: 20180166327
    Abstract: In a method of forming a semiconductor device including a fin field effect transistor (FinFET), a first sacrificial layer is formed over a source/drain structure of a FinFET structure and an isolation insulating layer. The first sacrificial layer is patterned, thereby forming an opening. A first liner layer is formed on the isolation insulating layer in a bottom of opening and at least side faces of the patterned first sacrificial layer. After the first liner layer is formed, a dielectric layer is formed in the opening. After the dielectric layer is formed, the patterned first sacrificial layer is removed, thereby forming a contact opening over the source/drain structure. A conductive layer is formed in the contact opening.
    Type: Application
    Filed: June 12, 2017
    Publication date: June 14, 2018
    Inventors: Meng-Hsuan HSIAO, Yee-Chia YEO, Tung Ying LEE, Chih Chieh YEH
  • Publication number: 20180151564
    Abstract: In a method of forming a semiconductor device including a fin field effect transistor (FinFET), a sacrificial layer is formed over a source/drain structure of a FinFET structure and an isolation insulating layer. A mask pattern is formed over the sacrificial layer. The sacrificial layer and the source/drain structure are patterned by using the mask pattern as an etching mask, thereby forming openings adjacent to the patterned sacrificial layer and source/drain structure. A dielectric layer is formed in the openings. After the dielectric layer is formed, the patterned sacrificial layer is removed to form a contact opening over the patterned source/drain structure. A conductive layer is formed in the contact opening.
    Type: Application
    Filed: February 10, 2017
    Publication date: May 31, 2018
    Inventors: Tung Ying LEE, Chih Chieh YEH, Tsung-Lin LEE, Yee-Chia YEO, Meng-Hsuan HSIAO
  • Publication number: 20180151565
    Abstract: In a method of forming a FinFET, a first sacrificial layer is formed over a source/drain structure of a FinFET structure and an isolation insulating layer. The first sacrificial layer is recessed so that a remaining layer of the first sacrificial layer is formed on the isolation insulating layer and an upper portion of the source/drain structure is exposed. A second sacrificial layer is formed on the remaining layer and the exposed source/drain structure. The second sacrificial layer and the remaining layer are patterned, thereby forming an opening. A dielectric layer is formed in the opening. After the dielectric layer is formed, the patterned first and second sacrificial layers are removed to form a contact opening over the source/drain structure. A conductive layer is formed in the contact opening.
    Type: Application
    Filed: May 23, 2017
    Publication date: May 31, 2018
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Tung Ying LEE, Ziwei FANG, Yee-Chia YEO, Meng-Hsuan HSIAO
  • Publication number: 20160101044
    Abstract: A gel composition and method of manufacturing the same is discussed. The gel composition includes a plurality of chitosan spheres, an alkaline chitosan stabilizing agent, a chitosan decomposition enzyme and a drug. The chitosan spheres are formed by chitosan self-assembly. The alkaline chitosan stabilizing agent connects the chitosan spheres to form a gel body. The chitosan decomposition enzyme scatters in the gel body and decomposes the gel composition at a temperature of 20 to 40 degree Celsius. The drug scatters in the gel body.
    Type: Application
    Filed: December 3, 2014
    Publication date: April 14, 2016
    Inventors: Dean-Mo LIU, Hao-Syun CHOU, Meng-Hsuan HSIAO, Yi-Chieh CHEN
  • Publication number: 20120058193
    Abstract: An injectable smart gel and a method for fabricating the same are disclosed. A basic structural stabilizer/polymeric electrolyte and a diluting solution are added to a modified chitosan to regulate the chitosan solution to have a pH value closing to that of the human body and form a flowable chitosan sol. The flowable chitosan sols formed thereby are respectively converted into inflowable chitosan gels via increasing the temperature thereof to the human body temperature, and via adding calcium ion or regulating the chitosan sol into an acidic solution. The injectable smart gel fabricated thereby is injectable and able to function as a carrier of magnetism-sensitive medicine-containing nanocapsules. The medicine can be released to the injectable smart gel with an external non-contact force, such as a magnetic field, an electric field or an ultrasonic wave, for long-acting and multi-stage medicine delivery. The present invention is very useful in biomedical engineering.
    Type: Application
    Filed: April 4, 2011
    Publication date: March 8, 2012
    Inventors: Dean-Mo LIU, Meng-Hsuan Hsiao, Li Jie Lin