Patents by Inventor Michael Xuefei Tang

Michael Xuefei Tang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7999337
    Abstract: Apparatus and associated method for writing data to a non-volatile memory cell, such as spin-torque transfer random access memory (STRAM). In accordance with some embodiments, a resistive sense element (RSE) has a heat assist region, magnetic tunneling junction (MTJ), and pinned region. When a first logical state is written to the MTJ with a spin polarized current, the pinned and heat assist regions each have a substantially zero net magnetic moment. When a second logical state is written to the MTJ with a static magnetic field, the pinned region has a substantially zero net magnetic moment and the heat assist region has a non-zero net magnetic moment.
    Type: Grant
    Filed: July 13, 2009
    Date of Patent: August 16, 2011
    Assignee: Seagate Technology LLC
    Inventors: Yuankai Zheng, Xiaohua Lou, Haiwen Xi, Michael Xuefei Tang
  • Publication number: 20110188293
    Abstract: A non-volatile memory cell and associated method is disclosed that includes a non-ohmic selection layer. In accordance with some embodiments, a non-volatile memory cell consists of a resistive sense element (RSE) coupled to a non-ohmic selection layer. The selection layer is configured to transition from a first resistive state to a second resistive state in response to a current greater than or equal to a predetermined threshold.
    Type: Application
    Filed: April 14, 2011
    Publication date: August 4, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Wei Tian, Insik Jin, Venugopalan Vaithyanathan, Haiwen Xi, Michael Xuefei Tang, Brian Lee
  • Patent number: 7977722
    Abstract: Non-volatile memory with programmable capacitance is disclosed. Illustrative data memory units include a substrate including a source region and a drain region. A first insulating layer is over the substrate. A second insulating layer is over the substrate and between the source region and drain region. A solid electrolyte layer is between the first insulating layer and second insulating layer. The solid electrolyte layer has a capacitance that is controllable between at least two states. A first electrode is electrically coupled to a first side of the solid electrolyte layer and is electrically coupled to a voltage source. A second electrode is electrically coupled to a second side of the solid electrolyte layer and is electrically coupled to the voltage source. Multi-bit memory units are also disclosed.
    Type: Grant
    Filed: May 20, 2008
    Date of Patent: July 12, 2011
    Assignee: Seagate Technology LLC
    Inventors: Xuguang Wang, Shuiyuan Huang, Dimitar V. Dimitrov, Michael Xuefei Tang, Song S. Xue
  • Patent number: 7969771
    Abstract: Various embodiments of the present invention are generally directed to an apparatus and method associated with a semiconductor device with thermally coupled phase change layers. The semiconductor device comprises a first phase change layer selectively configurable in a relatively low resistance crystalline phase and a relatively high resistance amorphous phase, and a second phase change layer thermally coupled to the first phase change layer. The second phase change layer is characterized as a metal-insulator transition material. A programming pulse is applied to the semiconductor device from a first electrode layer to a second electrode layer to provide the first phase change layer with a selected resistance.
    Type: Grant
    Filed: September 30, 2008
    Date of Patent: June 28, 2011
    Assignee: Seagate Technology LLC
    Inventors: Haiwen Xi, Michael Xuefei Tang, Yuankai Zheng, Patrick Ryan
  • Publication number: 20110149642
    Abstract: Apparatus and associated method for writing data to a non-volatile memory cell, such as spin-torque transfer random access memory (STRAM). In accordance with some embodiments, a resistive sense element (RSE) has a heat assist region, magnetic tunneling junction (MTJ), and pinned region. When a first logical state is written to the MTJ with a spin polarized current, the pinned and heat assist regions each have a substantially zero net magnetic moment. When a second logical state is written to the MTJ with a static magnetic field, the pinned region has a substantially zero net magnetic moment and the heat assist region has a non-zero net magnetic moment.
    Type: Application
    Filed: March 3, 2011
    Publication date: June 23, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Yuankai Zheng, Xiaohua Lou, Haiwen Xi, Michael Xuefei Tang
  • Publication number: 20110149641
    Abstract: Apparatus and associated method for writing data to a non-volatile memory cell, such as spin-torque transfer random access memory (STRAM). In accordance with some embodiments, a resistive sense element (RSE) has a heat assist region, magnetic tunneling junction (MTJ), and pinned region. When a first logical state is written to the MTJ with a spin polarized current, the pinned and heat assist regions each have a substantially zero net magnetic moment. When a second logical state is written to the MTJ with a static magnetic field, the pinned region has a substantially zero net magnetic moment and the heat assist region has a non-zero net magnetic moment.
    Type: Application
    Filed: March 3, 2011
    Publication date: June 23, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Yuankai Zheng, Xiaohua Lou, Haiwen Xi, Michael Xuefei Tang
  • Patent number: 7936585
    Abstract: A non-volatile memory cell and associated method is disclosed that includes a non-ohmic selection layer. In accordance with some embodiments, a non-volatile memory cell consists of a resistive sense element (RSE) coupled to a non-ohmic selection layer. The selection layer is configured to transition from a first resistive state to a second resistive state in response to a current greater than or equal to a predetermined threshold.
    Type: Grant
    Filed: July 13, 2009
    Date of Patent: May 3, 2011
    Assignee: Seagate Technology LLC
    Inventors: Wei Tian, Insik Jin, Venugopalan Vaithyanathan, Haiwen Xi, Michael Xuefei Tang, Brian Lee
  • Publication number: 20110090733
    Abstract: A memory unit includes a giant magnetoresistance cell electrically coupled between a write bit line and a write source line. The giant magnetoresistance cell includes a free magnetic layer separated from a first pinned magnetic layer by a first non-magnetic electrically conducting layer. A magnetic tunnel junction data cell is electrically coupled between a read bit line and a read source line. The magnetic tunnel junction data cell includes the free magnetic layer separated from a second pinned magnetic layer by an oxide barrier layer. A write current passes through the giant magnetoresistance cell to switche the giant magnetoresistance cell between a high resistance state and a low resistance state. The magnetic tunnel junction data cell is configured to switch between a high resistance state and a low resistance state by magnetostatic coupling with the giant magnetoresistance cell, and be read by a read current passing though the magnetic tunnel junction data cell.
    Type: Application
    Filed: December 21, 2010
    Publication date: April 21, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Haiwen Xi, Hongyue Liu, Michael Xuefei Tang, Antoine Khoueir, Song S. Xue
  • Publication number: 20110037047
    Abstract: A programmable metallization cell (PMC) that includes an active electrode; a nanoporous layer disposed on the active electrode, the nanoporous layer comprising a plurality of nanopores and a dielectric material; and an inert electrode disposed on the nanoporous layer. Other embodiments include forming the active electrode from silver iodide, copper iodide, silver sulfide, copper sulfide, silver selenide, or copper selenide and applying a positive bias to the active electrode that causes silver or copper to migrate into the nanopores. Methods of formation are also disclosed.
    Type: Application
    Filed: October 29, 2010
    Publication date: February 17, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Venkatram Venkatasamy, Ming Sun, Michael Xuefei Tang
  • Publication number: 20110026321
    Abstract: A magnetic element having a ferromagnetic pinned layer, a ferromagnetic free layer, a non-magnetic spacer layer therebetween, and a porous non-electrically conducting current confinement layer between the free layer and the pinned layer. The current confinement layer forms an interface either between the free layer and the non-magnetic spacer layer or the pinned layer and the non-magnetic spacer layer.
    Type: Application
    Filed: October 14, 2010
    Publication date: February 3, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Michael Xuefei Tang, Ming Sun, Dimitar V. Dimitrov, Patrick Ryan
  • Patent number: 7881098
    Abstract: A memory unit includes a giant magnetoresistance cell electrically coupled between a write bit line and a write source line and a magnetic tunnel junction data cell electrically coupled between a read bit line and a read source line. A write current passing through the giant magnetoresistance cell switches the giant magnetoresistance cell between a high resistance state and a low resistance state. The magnetic tunnel junction data cell is configured to switch between a high resistance state and a low resistance state by magnetostatic coupling with the giant magnetoresistance cell. The magnetic tunnel junction data cell is read by a read current passing though the magnetic tunnel junction data cell.
    Type: Grant
    Filed: August 26, 2008
    Date of Patent: February 1, 2011
    Assignee: Seagate Technology LLC
    Inventors: Haiwen Xi, Hongyue Liu, Michael Xuefei Tang, Antoine Khoueir, Song S. Xue
  • Publication number: 20110007430
    Abstract: Apparatus and associated method for writing data to a non-volatile memory cell, such as spin-torque transfer random access memory (STRAM). In accordance with some embodiments, a resistive sense element (RSE) has a heat assist region, magnetic tunneling junction (MTJ), and pinned region. When a first logical state is written to the MTJ with a spin polarized current, the pinned and heat assist regions each have a substantially zero net magnetic moment. When a second logical state is written to the MTJ with a static magnetic field, the pinned region has a substantially zero net magnetic moment and the heat assist region has a non-zero net magnetic moment.
    Type: Application
    Filed: July 13, 2009
    Publication date: January 13, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Yuankai Zheng, Xiaohua Lou, Haiwen Xi, Michael Xuefei Tang
  • Publication number: 20110007551
    Abstract: A non-volatile memory cell and associated method is disclosed that includes a non-ohmic selection layer. In accordance with some embodiments, a non-volatile memory cell consists of a resistive sense element (RSE) coupled to a non-ohmic selection layer. The selection layer is configured to transition from a first resistive state to a second resistive state in response to a current greater than or equal to a predetermined threshold.
    Type: Application
    Filed: July 13, 2009
    Publication date: January 13, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Wei Tian, Insik Jin, Venugopalan Vaithyanathan, Haiwen Xi, Michael Xuefei Tang, Brian Lee
  • Publication number: 20110007550
    Abstract: A data storage device and associated method for providing current magnitude compensation for memory cells in a data storage array. In accordance with some embodiments, unit cells are connected between spaced apart first and second control lines of common length. An equalization circuit is configured to respectively apply a common current magnitude through each of the unit cells by adjusting a voltage applied to the cells in relation to a location of each of the cells along the first and second control lines.
    Type: Application
    Filed: July 13, 2009
    Publication date: January 13, 2011
    Applicant: Seagate Technology LLC
    Inventors: Markus Jan Peter Siegert, Michael Xuefei Tang, Andrew John Carter, Alan Xuguang Wang
  • Publication number: 20110005920
    Abstract: Various embodiments of the present invention are generally directed to an apparatus and method for low temperature physical vapor deposition (PVD) of an amorphous thin film layer of material onto a substrate. A PVD chamber is configured to support a substrate and has a cathode target with a layer of sputtering material thereon, an anode shield, and a magnetron assembly adjacent the target. A high impulse power magnetron sputtering (HiPIMS) power supply is coupled to the PVD chamber, the power supply having a charging circuit and a charge storage device. The power supply applies relatively high energy, low duty cycle pulses to the magnetron assembly to sputter, via self ionizing plasma, relatively low energy ions from the layer of sputtering material to deposit an amorphous thin film layer onto the substrate.
    Type: Application
    Filed: July 13, 2009
    Publication date: January 13, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Ivan Petrov Ivanov, Antoine Khoueir, Wei Tian, Paul E. Anderson, Lili Jia, Yongchul Ahn, Michael Xuefei Tang, Yang Dong
  • Patent number: 7842938
    Abstract: A programmable metallization cell (PMC) that includes an active electrode; a nanoporous layer disposed on the active electrode, the nanoporous layer comprising a plurality of nanopores and a dielectric material; and an inert electrode disposed on the nanoporous layer. Other embodiments include forming the active electrode from silver iodide, copper iodide, silver sulfide, copper sulfide, silver selenide, or copper selenide and applying a positive bias to the active electrode that causes silver or copper to migrate into the nanopores. Methods of formation are also disclosed.
    Type: Grant
    Filed: November 12, 2008
    Date of Patent: November 30, 2010
    Assignee: Seagate Technology LLC
    Inventors: Venkatram Venkatasamy, Ming Sun, Michael Xuefei Tang
  • Publication number: 20100285633
    Abstract: A non volatile memory cell that includes a first electrode; a variable resistive layer disposed on the first electrode; a filament growth layer disposed on the variable resistive layer, the filament growth layer including dielectric material and metal atoms; and a second electrode. In other embodiments, a memory array is disclosed that includes a plurality of non volatile memory cells, each non volatile memory cell including a first electrode; a variable resistive layer disposed on the first electrode; a filament growth layer disposed on the variable resistive layer, the filament growth layer including clusters of a first electrically conductive atomic component interspersed in an oxidized second atomic component; and a second electrode; at least one word line; and at least one bit line, wherein the word line is orthogonal to the bit line and each of the plurality of non volatile memory cells are operatively coupled to a word line and a bit line.
    Type: Application
    Filed: July 22, 2010
    Publication date: November 11, 2010
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Ming Sun, Xilin Peng, Haiwen Xi, Michael Xuefei Tang
  • Patent number: 7826181
    Abstract: A magnetic element having a ferromagnetic pinned layer, a ferromagnetic free layer, a non-magnetic spacer layer therebetween, and a porous non-electrically conducting current confinement layer between the free layer and the pinned layer. The current confinement layer forms an interface either between the free layer and the non-magnetic spacer layer or the pinned layer and the non-magnetic spacer layer.
    Type: Grant
    Filed: November 12, 2008
    Date of Patent: November 2, 2010
    Assignee: Seagate Technology LLC
    Inventors: Michael Xuefei Tang, Ming Sun, Dimitar V. Dimitrov, Patrick Ryan
  • Patent number: 7800941
    Abstract: A memory apparatus having at least one memory cell set comprising a first spin torque memory cell electrically connected in series to a second spin torque memory cell, with each spin torque memory cell configured to switch between a high resistance state and a low resistance state. The memory cell set itself is configured to switch between a high resistance state and a low resistance state. The memory apparatus also has at least one reference cell set comprising a third spin torque memory cell electrically connected in anti-series to a fourth spin torque memory cell, with each spin torque memory cell configured to switch between a high resistance state and a low resistance state. The reference cell set itself has a reference resistance that is a midpoint of the high resistance state and the low resistance state of the memory cell set.
    Type: Grant
    Filed: November 18, 2008
    Date of Patent: September 21, 2010
    Assignee: Seagate Technology LLC
    Inventors: Young Pil Kim, Chulmin Jung, Hyung-Kew Lee, Insik Jin, Michael Xuefei Tang
  • Patent number: 7786463
    Abstract: Non-volatile multi-bit memory with programmable capacitance is disclosed. Illustrative data memory units include a substrate including a source region and a drain region. A first insulating layer is over the substrate. A first solid electrolyte cell is over the insulating layer and has a capacitance that is controllable between at least two states and is proximate the source region. A second solid electrolyte cell is over the insulating layer and has a capacitance or resistance that is controllable between at least two states and is proximate the drain region. An insulating element isolates the first solid electrolyte cell from the second solid electrolyte cell. A first anode is electrically coupled to the first solid electrolyte cell. The first solid electrolyte cell is between the anode and the insulating layer. A second anode is electrically coupled to the second solid electrolyte cell. The second solid electrolyte cell is between the anode and the insulating layer.
    Type: Grant
    Filed: May 20, 2008
    Date of Patent: August 31, 2010
    Assignee: Seagate Technology LLC
    Inventors: Xuguang Wang, Shuiyuan Huang, Dimitar V. Dimitrov, Michael Xuefei Tang, Song S. Xue