Patents by Inventor Mike Violette

Mike Violette has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7859888
    Abstract: A device having a resistive memory element, a control device, a digit line and a sensing circuit. The sensing circuit is configured to sense a voltage correlative to a resistance state of the resistive memory element. The sensing circuit if further configured to sense the voltage correlative to the resistance state after a waiting period that is less than or equal to the product of a capacitance of a digit line and a total resistance of the control device.
    Type: Grant
    Filed: May 13, 2009
    Date of Patent: December 28, 2010
    Assignee: Micron Technology, Inc.
    Inventors: Jun Liu, Glen Hush, Mike Violette, Mark Ingram
  • Patent number: 7859893
    Abstract: A phase change memory structure with multiple resistance states and methods of forming, programming, and sensing the same. The memory structure includes two or more phrase change elements provided between electrodes. Each phase change element has a respective resistance curve as a function of programming voltage which is shifted relative to the resistance curves of other phase change elements. In one example structure using two phase change elements, the memory structure is capable of switching among four resistance states.
    Type: Grant
    Filed: May 31, 2007
    Date of Patent: December 28, 2010
    Assignee: Micron Technology, Inc.
    Inventors: Jun Liu, Mike Violette
  • Publication number: 20100321992
    Abstract: A phase change memory element and method of forming the same. The memory element includes a phase change material layer electrically coupled to first and second conductive material layers. A energy conversion layer is formed in association with the phase change material layer, and electrically coupled to a third conductive material layer. An electrically isolating material layer is formed between the phase change material layer and the energy conversion layer.
    Type: Application
    Filed: September 1, 2010
    Publication date: December 23, 2010
    Inventors: Jun Liu, Mike Violette, Jon Daley
  • Patent number: 7800092
    Abstract: A phase change memory element and method of forming the same. The memory element includes a phase change material layer electrically coupled to first and second conductive material layers. A energy conversion layer is formed in association with the phase change material layer, and electrically coupled to a third conductive material layer. An electrically isolating material layer is formed between the phase change material layer and the energy conversion layer.
    Type: Grant
    Filed: August 15, 2006
    Date of Patent: September 21, 2010
    Assignee: Micron Technology, Inc.
    Inventors: Jun Liu, Mike Violette, Jon Daley
  • Publication number: 20100230654
    Abstract: A phase change memory cell and methods of fabricating the same are presented. The memory cell includes a variable resistance region and a top and bottom electrode. The shapes of the variable resistance region and the top electrode are configured to evenly distribute a current with a generally hemispherical current density distribution around the first electrode.
    Type: Application
    Filed: May 19, 2010
    Publication date: September 16, 2010
    Inventors: Jun Liu, Mike Violette
  • Patent number: 7773492
    Abstract: A data storage device and methods for storing and reading data are provided. The data storage device includes a data storage medium and second device. The data storage medium has an insulating layer, a first electrode layer over the insulating layer and at least one layer of resistance variable material over the first electrode layer. The second device includes a substrate and at least one conductive point configured to electrically contact the data storage medium.
    Type: Grant
    Filed: April 18, 2006
    Date of Patent: August 10, 2010
    Assignee: Micron Technology, Inc.
    Inventors: Jun Liu, Mike Violette, Gurtej Sandhu
  • Patent number: 7745231
    Abstract: A phase change memory cell and methods of fabricating the same are presented. The memory cell includes a variable resistance region and a top and bottom electrode. The shapes of the variable resistance region and the top electrode are configured to evenly distribute a current with a generally hemispherical current density distribution around the first electrode.
    Type: Grant
    Filed: April 17, 2007
    Date of Patent: June 29, 2010
    Assignee: Micron Technology, Inc.
    Inventors: Jun Liu, Mike Violette
  • Publication number: 20100151637
    Abstract: A resistive memory structure, for example, phase change memory structure, includes one access device and two or more resistive memory cells. Each memory cell is coupled to a rectifying device to prevent parallel leak current from flowing through non-selected memory cells. In an array of resistive memory bit structures, resistive memory cells from different memory bit structures are stacked and share rectifying devices.
    Type: Application
    Filed: February 16, 2010
    Publication date: June 17, 2010
    Inventors: Jun Liu, Mike Violette
  • Patent number: 7684227
    Abstract: A resistive memory structure, for example, phase change memory structure, includes one access device and two or more resistive memory cells. Each memory cell is coupled to a rectifying device to prevent parallel leak current from flowing through non-selected memory cells. In an array of resistive memory bit structures, resistive memory cells from different memory bit structures are stacked and share rectifying devices.
    Type: Grant
    Filed: May 31, 2007
    Date of Patent: March 23, 2010
    Assignee: Micron Technology, Inc.
    Inventors: Jun Liu, Mike Violette
  • Publication number: 20090225591
    Abstract: A device having a resistive memory element, a control device, a digit line and a sensing circuit. The sensing circuit is configured to sense a voltage correlative to a resistance state of the resistive memory element. The sensing circuit if further configured to sense the voltage correlative to the resistance state after a waiting period that is less than or equal to the product of a capacitance of a digit line and a total resistance of the control device.
    Type: Application
    Filed: May 13, 2009
    Publication date: September 10, 2009
    Applicant: Micron Technology, Inc.
    Inventors: Jun Liu, Glen Hush, Mike Violette, Mark Ingram
  • Patent number: 7545669
    Abstract: A system having a memory cell. In certain embodiments, the memory cell includes a resistive memory element, an access transistor having a gate, a first terminal, and a second terminal, and a control transistor having a gate, a first terminal, and a second terminal. The first terminal of the access transistor may be coupled to the resistive memory element, and the gate of the access transistor may be coupled to the gate of the control transistor. Additionally, the first terminal of the control transistor may be coupled to the resistive memory element.
    Type: Grant
    Filed: February 6, 2008
    Date of Patent: June 9, 2009
    Assignee: Micron Technology, Inc.
    Inventors: Jun Liu, Glen Hush, Mike Violette, Mark Ingram
  • Publication number: 20080298113
    Abstract: A resistive memory structure, for example, phase change memory structure, includes one access device and two or more resistive memory cells. Each memory cell is coupled to a rectifying device to prevent parallel leak current from flowing through non-selected memory cells. In an array of resistive memory bit structures, resistive memory cells from different memory bit structures are stacked and share rectifying devices.
    Type: Application
    Filed: May 31, 2007
    Publication date: December 4, 2008
    Inventors: Jun Liu, Mike Violette
  • Publication number: 20080298114
    Abstract: A phase change memory structure with multiple resistance states and methods of forming, programming, and sensing the same. The memory structure includes two or more phrase change elements provided between electrodes. Each phase change element has a respective resistance curve as a function of programming voltage which is shifted relative to the resistance curves of other phase change elements. In one example structure using two phase change elements, the memory structure is capable of switching among four resistance states.
    Type: Application
    Filed: May 31, 2007
    Publication date: December 4, 2008
    Inventors: Jin Liu, Mike Violette
  • Publication number: 20080258125
    Abstract: A phase change memory cell and methods of fabricating the same are presented. The memory cell includes a variable resistance region and a top and bottom electrode. The shapes of the variable resistance region and the top electrode are configured to evenly distribute a current with a generally hemispherical current density distribution around the first electrode.
    Type: Application
    Filed: April 17, 2007
    Publication date: October 23, 2008
    Inventors: Jun Liu, Mike Violette
  • Patent number: 7397689
    Abstract: A system having a memory cell. In certain embodiments, the memory cell includes a resistive memory element, an access transistor having a gate, a first terminal, and a second terminal, and a control transistor having a gate, a first terminal, and a second terminal. The first terminal of the access transistor may be coupled to the resistive memory element, and the gate of the access transistor may be coupled to the gate of the control transistor. Additionally, the first terminal of the control transistor may be coupled to the resistive memory element.
    Type: Grant
    Filed: August 9, 2006
    Date of Patent: July 8, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Jun Liu, Glen Hush, Mike Violette, Mark Ingram
  • Publication number: 20080044632
    Abstract: A phase change memory element and method of forming the same. The memory element includes a phase change material layer electrically coupled to first and second conductive material layers. A energy conversion layer is formed in association with the phase change material layer, and electrically coupled to a third conductive material layer. An electrically isolating material layer is formed between the phase change material layer and the energy conversion layer.
    Type: Application
    Filed: August 15, 2006
    Publication date: February 21, 2008
    Inventors: Jun Liu, Mike Violette, Jon Daley
  • Publication number: 20080037317
    Abstract: A system having a memory cell. In certain embodiments, the memory cell includes a resistive memory element, an access transistor having a gate, a first terminal, and a second terminal, and a control transistor having a gate, a first terminal, and a second terminal. The first terminal of the access transistor may be coupled to the resistive memory element, and the gate of the access transistor may be coupled to the gate of the control transistor. Additionally, the first terminal of the control transistor may be coupled to the resistive memory element.
    Type: Application
    Filed: August 9, 2006
    Publication date: February 14, 2008
    Inventors: Jun Liu, Glen Hush, Mike Violette, Mark Ingram
  • Publication number: 20070242500
    Abstract: A data storage device and methods for storing and reading data are provided. The data storage device includes a data storage medium and second device. The data storage medium has an insulating layer, a first electrode layer over the insulating layer and at least one layer of resistance variable material over the first electrode layer. The second device includes a substrate and at least one conductive point configured to electrically contact the data storage medium.
    Type: Application
    Filed: April 18, 2006
    Publication date: October 18, 2007
    Inventors: Jun Liu, Mike Violette, Gurtej Sandhu
  • Publication number: 20070035027
    Abstract: A memory device wherein a diode is serially connected to a programmable resistor and is in electrical communication with a buried digit line. An electrically conductive plug is electrically interposed between the digit line and a strapping layer, thereby creating a double metal scheme wherein the strapping layer is a second metal layer overlying metal wordlines. In a method of a first embodiment the strapping material is electrically connected to the digit line through a planar landing pad overlying the conductive plug. An insulative material is sloped to the planar landing pad in order to provide a surface conducive to the formation of the strapping material.
    Type: Application
    Filed: June 20, 2006
    Publication date: February 15, 2007
    Inventors: Fernando Gonzalez, Gurtej Sandhu, Mike Violette
  • Publication number: 20060231902
    Abstract: Isolation structures having trenches formed on both sides of a LOCOS structure are disclosed. A semiconductor structure pad oxide layer is enlarged by local oxidation of silicon to form a field oxide. An etchback causes the thinnest portions of the field oxide to recede, such that a portion of the semiconductor substrate is exposed. An etch, through the exposed portion of the semiconductor substrate, forms a microtrench between the field oxide and the nitride layer with a lateral dimension that is less than that currently achievable by conventional photolithography. In another embodiment, formation of the microtrench is carried out as set forth above, but the nitride layer is immediately removed following trench formation. Alternatively, the pad oxide layer is stripped and a new oxide layer is regrown that substantially covers all exposed surfaces of active areas of the semiconductor substrate.
    Type: Application
    Filed: June 14, 2006
    Publication date: October 19, 2006
    Inventors: Fernando Gonzalez, Mike Violette, Nanseng Jeng, Aftab Ahmad, Klaus Schuegraf