Patents by Inventor Ming-Hsiu Lee

Ming-Hsiu Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110049456
    Abstract: A memory device is described using a composite doped phase change material between a first electrode and a second electrode. A memory element of phase change material, such as a chalcogenide, is between the first and second electrodes and has an active region. The phase change material has a first dopant, such as silicon oxide, characterized by tending to segregate from the phase change material on grain boundaries in the active region, and has a second dopant, such as silicon, characterized by causing an increase in recrystallization temperature of, and/or suppressing void formation in, the phase change material in the active region.
    Type: Application
    Filed: September 3, 2009
    Publication date: March 3, 2011
    Applicants: Macronix International Co., Ltd., International Business Machines Corporation
    Inventors: HSIANG-LAN LUNG, CHIEH-FANG CHEN, YEN-HAO SHIH, HUAI-YU CHENG, ERH-KUN LAI, MING HSIU LEE, MATTHEW J. BREITWISCH, SIMONE RAO, CHUNG HON LAM
  • Patent number: 7897954
    Abstract: A memory device includes bottom and top electrode structures and a memory cell therebetween. The memory cell comprises bottom and top memory elements and a dielectric element therebetween. A lower resistance conduction path is formed through the dielectric element. The dielectric element may have an outer edge and a central portion, the outer edge being thicker than the central portion. To make a memory device, an electrical pulse is applied through the memory cell to form a conduction path through the dielectric element. A passivation element may be formed by oxidizing the outer surface of the memory cell which may also enlarge the outer edge of the dielectric element.
    Type: Grant
    Filed: October 10, 2008
    Date of Patent: March 1, 2011
    Assignee: Macronix International Co., Ltd.
    Inventors: Ming-Hsiu Lee, Chieh-Fang Chen
  • Patent number: 7876608
    Abstract: A method of programming a phase change device includes selecting a desired threshold voltage (Vth) and applying a programming pulse to a phase change material in the phase change device. The applying of the programming pulse includes applying a quantity of energy to the phase change material to drive at least a portion of this material above a melting energy level. A portion of the energy applied to the phase change material is allowed to dissipate below the melting energy level. The shape of the energy dissipation from the phase change material is controlled until the energy applied to the phase change material is less than a quenched energy level, to cause the phase change device to have the desired Vth. A remaining portion of the energy applied to the phase change material is allowed to dissipate to an environmental level.
    Type: Grant
    Filed: December 16, 2009
    Date of Patent: January 25, 2011
    Assignee: Macronix International Co., Ltd.
    Inventors: Ming Hsiu Lee, Yi Chou Chen
  • Publication number: 20110012083
    Abstract: A memory cell described herein includes a memory element comprising programmable resistance memory material overlying a conductive contact. An insulator element includes a pipe shaped portion extending from the conductive contact into the memory element, the pipe shaped portion having proximal and distal ends and an inside surface defining an interior, the proximal end adjacent the conductive contact. A bottom electrode contacts the conductive contact and extends upwardly within the interior from the proximal end to the distal end, the bottom electrode having a top surface contacting the memory element adjacent the distal end at a first contact surface. A top electrode is separated from the distal end of the pipe shaped portion by the memory element and contacts the memory element at a second contact surface, the second contact surface having a surface area greater than that of the first contact surface.
    Type: Application
    Filed: August 3, 2009
    Publication date: January 20, 2011
    Applicant: Macronix International Co., Ltd.
    Inventors: Ming-Hsiu Lee, Chieh-Fang Chen
  • Patent number: 7869270
    Abstract: Memory devices and methods for operating such devices are described herein. A method is described herein for operating a memory cell comprising phase change material and programmable to a plurality of resistance states including a high resistance state and a lower resistance state. The method comprises applying a first bias arrangement to the memory cell to establish the lower resistance state, the first bias arrangement comprising a first voltage pulse. The method further comprises determining whether the memory cell is in the lower resistance state, and if the memory cell is not in the lower resistance state then applying a second bias arrangement to the memory cell. The second bias arrangement comprises a second voltage pulse having a pulse height greater than that of the first voltage pulse.
    Type: Grant
    Filed: December 29, 2008
    Date of Patent: January 11, 2011
    Assignee: Macronix International Co., Ltd.
    Inventor: Ming-Hsiu Lee
  • Publication number: 20100328995
    Abstract: Phase change memory devices and methods for operating described herein are based on the discovery that, following an initial high current operation applied to a phase change memory cell to establish the high resistance reset state, the current-voltage (I-V) behavior of the memory cell under different bias voltages can be used to detect if the memory cell is a defect cell having poor data retention characteristics.
    Type: Application
    Filed: March 2, 2010
    Publication date: December 30, 2010
    Applicants: Macronix International Co., Ltd., International Business Machines Corporation
    Inventors: YEN-HAO SHIH, Ming-Hsiu Lee, Chao-I Wu, Hsiang-Lan Lung, Chung Hon Lam, Roger Cheek, Matthew J. Breitwisch, Bipin Rajendran
  • Publication number: 20100328996
    Abstract: A phase change memory device with a memory element including a basis phase change material, such as a chalcogenide, and one or more additives, where the additive or additives have a non-constant concentration profile along an inter-electrode current path through a memory element. The use of “non-constant” concentration profiles for additives enables doping the different zones with different materials and concentrations, according to the different crystallographic, thermal and electrical conditions, and different phase transition conditions.
    Type: Application
    Filed: March 23, 2010
    Publication date: December 30, 2010
    Applicants: Macronix International Co., Ltd., International Business Machines Corporation
    Inventors: YEN-HAO SHIH, Huai-Yu Cheng, Chieh-Fang Chen, Chao-I Wu, Ming-Hsiu Lee, Hsiang-Lan Lung, Matthew J. Breitwisch, Simone Raoux, Chung Hon Lam
  • Publication number: 20100314601
    Abstract: A memory device having a phase change material element with a modified stoichiometry in the active region does not exhibit drift in set state resistance. A method for manufacturing the memory device includes first manufacturing an integrated circuit including an array of phase change memory cells with bodies of phase change material having a bulk stoichiometry; and then applying forming current to the phase change memory cells in the array to change the bulk stoichiometry in active regions of the bodies of phase change material to the modified stoichiometry, without disturbing the bulk stoichiometry outside the active regions. The bulk stoichiometry is characterized by stability under the thermodynamic conditions outside the active region, while the modified stoichiometry is characterized by stability under the thermodynamic conditions inside the active region.
    Type: Application
    Filed: June 15, 2009
    Publication date: December 16, 2010
    Applicant: Macronix International Co., Ltd.
    Inventor: MING-HSIU LEE
  • Patent number: 7852673
    Abstract: A method for programming a mixed nonvolatile memory array having a plurality of mixed memory cells, wherein each mixed memory cell includes a depletion mode memory cell and an enhanced mode memory cell. The method comprises steps of programming the enhanced mode memory cell in a way of channel hot carrier and programming the depletion mode memory cell in a way of band-to-band tunneling hot carrier.
    Type: Grant
    Filed: September 17, 2009
    Date of Patent: December 14, 2010
    Assignee: MACRONIX International Co., Ltd
    Inventors: Hao-Ming Lien, Ming-Hsiu Lee
  • Publication number: 20100295009
    Abstract: Memory devices are described along with methods for manufacturing. A memory device as described herein comprises a plurality of word lines overlying a plurality of bit lines, and a plurality of field effect transistors. Field effect transistors in the plurality of field effect transistors comprises a first terminal electrically coupled to a corresponding bit line in the plurality of bit lines, a second terminal overlying the first terminal, and a channel region separating the first and second terminals and adjacent a corresponding word line in the plurality of word lines. The corresponding word line acts as the gate of the field effect transistor. A dielectric separates the corresponding word line from the channel region. A memory plane comprises programmable resistance memory material electrically coupled to respective second terminals of the field effect transistors, and conductive material on the programmable resistance memory material and coupled to a common voltage.
    Type: Application
    Filed: May 22, 2009
    Publication date: November 25, 2010
    Applicants: Macronix International Co., Ltd., International Business Machines Corporation
    Inventors: Hsiang-Lan Lung, Chung H. Lam, Ming-Hsiu Lee, Bipin Rajendran
  • Publication number: 20100290293
    Abstract: A method of identifying logical information in a cell, particularly in a programming by hot hole injection nitride electron storage (PHINES) cell by one-side reading scheme is disclosed. The method comprise steps of: erasing the first region and the second region of PHINES cell by increasing a local threshold voltage (Vt) to a certain value; programming at least one of the first region and the second region of the PHINES cell by hot hole injection; and reading a logical state of the PHINES cell by measuring an output current of one of the first region and the second region; wherein different quantity of the output current is caused by interaction between different quantity of the hot hole stored in the first region and the second region, so as to determine the logical state of the PHINES cell by one-side reading scheme.
    Type: Application
    Filed: July 28, 2010
    Publication date: November 18, 2010
    Applicant: MACRONIX INTERNATIONAL CO.,LTD.
    Inventors: Chao-I Wu, Ming-Hsiu Lee, Tzu-Hsuan Hsu
  • Publication number: 20100265773
    Abstract: A 3D memory device includes an array of semiconductor body pillars and bit line pillars, dielectric charge trapping structures, and a plurality of levels of word line structures arranged orthogonally to the array of semiconductor body pillars and bit line pillars. The semiconductor body pillars have corresponding bit line pillars on opposing first and second sides, providing source and drain terminals. The semiconductor body pillars have first and second channel surfaces on opposing third and fourth sides. Dielectric charge trapping structures overlie the first and second channel surfaces, providing data storage sites on two sides of each semiconductor body pillar in each level of the 3D array. The device can be operated as a 3D AND-decoded flash memory.
    Type: Application
    Filed: February 12, 2010
    Publication date: October 21, 2010
    Applicant: Macronix International Co., Ltd.
    Inventors: HSIANG-LAN LUNG, Yen-Hao Shih, Erh-Kun Lai, Ming Hsiu Lee, Hang-Ting Lue
  • Patent number: 7817472
    Abstract: An operating method of a memory array is provided. The operating method includes performing a programming operation. The programming operation is performed by applying a first voltage to a bit line of the memory array and a second voltage to a plurality of word lines of the memory array to cause simultaneously programming a plurality of selected memory cells in the memory array.
    Type: Grant
    Filed: July 8, 2008
    Date of Patent: October 19, 2010
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Ming-Chang Kuo, Ming-Hsiu Lee, Chao-I Wu
  • Publication number: 20100221851
    Abstract: A semiconductor process test structure comprises an electrode, a charge-trapping layer, and a diffusion region. The test structure is a capacitor-like structure in which the charge-trapping layer will trap charges during various processing steps. Gate-induced drain leakage (GIDL) measurement techniques can then be used to characterize the charging status of the test structure.
    Type: Application
    Filed: May 11, 2010
    Publication date: September 2, 2010
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Ming-Hsiu Lee, Chao-I Wu, Ming-Chang Kuo
  • Patent number: 7787294
    Abstract: An operating method of a memory is provided. The memory includes a memory cell array composed of a plurality of memory cells, a plurality of bit lines, and a plurality of word lines. During programming the memory, a column of memory cells is selected. A voltage difference is respectively occurred between a bit line corresponding to first source/drain regions of the memory cells in the selected column and adjacent two bit lines, and a bias is respectively applied to a word line corresponding to a control gate of each memory cell in the selected column so as to allow a data bit of the memory cell at a plurality of predetermined programmed states and an unusable bit of each memory cell in an adjacent column which shares the same bit line with the selected column at an unusable state.
    Type: Grant
    Filed: February 14, 2008
    Date of Patent: August 31, 2010
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Ming-Chang Kuo, Ming-Hsiu Lee
  • Patent number: 7777275
    Abstract: Methods which include providing a single crystal silicon substrate having a device pattern formed on a portion of the substrate where the device pattern has a protrusion, forming a protection layer on a portion of the protrusion, and forming an oxide insulation layer between the protrusion and the substrate using a thermal oxidation process; methods of forming a partial SOI structure which include providing a single crystal silicon substrate having a device pattern formed thereon where the device pattern comprises a non-SOI region and an SOI region having a protrusion, forming a protection layer on a portion of the protrusion, and forming an oxide insulation layer between the protrusion and the substrate using a thermal oxidation process; structures formed by such methods; and partial silicon-on-insulator structures comprising a single crystal silicon substrate having an device pattern disposed on a surface thereof where the device pattern includes a non-SOI region and an SOI region having a protrusion, and a
    Type: Grant
    Filed: May 18, 2006
    Date of Patent: August 17, 2010
    Assignee: MACRONIX International Co., Ltd.
    Inventor: Ming-Hsiu Lee
  • Patent number: 7773430
    Abstract: A method of identifying logical information in a cell, particularly in a programming by hot hole injection nitride electron storage (PHINES) cell by one-side reading scheme is disclosed. The method comprise steps of: erasing the first region and the second region of PHINES cell by increasing a local threshold voltage (Vt) to a certain value; programming at least one of the first region and the second region of the PHINES cell by hot hole injection; and reading a logical state of the PHINES cell by measuring an output current of one of the first region and the second region; wherein different quantity of the output current is caused by interaction between different quantity of the hot hole stored in the first region and the second region, so as to determine the logical state of the PHINES cell by one-side reading scheme.
    Type: Grant
    Filed: December 18, 2008
    Date of Patent: August 10, 2010
    Assignee: Macronix International Co., Ltd.
    Inventors: Chao-I Wu, Ming-Hsiu Lee, Tzu-Hsuan Hsu
  • Publication number: 20100177553
    Abstract: Memory devices described herein are programmed and erased by physical segregation of an electrically insulating layer out of a memory material to establish a high resistance state, and by re-absorption of at least a portion of the electrically insulating layer into the memory material to establish a low resistance state. The physical mechanism of programming and erasing includes movement of structure vacancies to form voids, and/or segregation of doping material and bulk material, to create the electrically insulating layer consisting of voids and/or dielectric doping material along an inter-electrode current path between electrodes.
    Type: Application
    Filed: June 22, 2009
    Publication date: July 15, 2010
    Applicants: Macronix International Co., Ltd., International Business Machines Corporation
    Inventors: MING-HSIU LEE, CHIEH-FANG CHEN, YEN-HAO SHIH, YU ZHU
  • Publication number: 20100165711
    Abstract: Memory devices and methods for operating such devices are described herein. A method is described herein for operating a memory cell comprising phase change material and programmable to a plurality of resistance states including a high resistance state and a lower resistance state. The method comprises applying a first bias arrangement to the memory cell to establish the lower resistance state, the first bias arrangement comprising a first voltage pulse. The method further comprises determining whether the memory cell is in the lower resistance state, and if the memory cell is not in the lower resistance state then applying a second bias arrangement to the memory cell. The second bias arrangement comprises a second voltage pulse having a pulse height greater than that of the first voltage pulse.
    Type: Application
    Filed: December 29, 2008
    Publication date: July 1, 2010
    Applicant: Macronix International Co., Ltd.
    Inventor: MING-HSIU LEE
  • Publication number: 20100110778
    Abstract: Memory devices and methods for operating such devices are described herein. A method as described herein includes applying a fixed sequence of voltage pulses across the memory cell of increasing pulse height to change the resistance state from the lower resistance state to the higher resistance state. The fixed sequence of voltage pulses cause increasing current through the phase change memory element until change to the higher resistance state occurs, and after the change the voltage pulses in the fixed sequence causing a voltage across the phase change memory element less than the threshold voltage.
    Type: Application
    Filed: November 6, 2008
    Publication date: May 6, 2010
    Applicants: MACRONIX INTERNATIONAL CO., LTD., INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: MING-HSIU LEE, MATTHEW J. BREITWISCH, CHUNG HON LAM