Patents by Inventor Ming-Hsiu Lee

Ming-Hsiu Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8634235
    Abstract: An integrated circuit phase change memory can be pre-coded by inducing a first resistance state in some cells and the memory, and a second resistance state and some other cells in the memory to represent a data set. The integrated circuit phase change memory is mounted on a substrate after coding the data set. After mounting the integrated circuit phase change memory, the data set is read by sensing the first and second resistance states, and changing cells in the first resistance state to a third resistance state and changing cells in the second resistance state to a fourth resistance state. The first and second resistance states maintain a sensing margin after solder bonding or other thermal cycling process. The third and fourth resistance states are characterized by the ability to cause a transition using higher speed and lower power, suitable for a mission function of a circuit.
    Type: Grant
    Filed: June 25, 2010
    Date of Patent: January 21, 2014
    Assignee: Macronix International Co., Ltd.
    Inventors: Hsiang-Lan Lung, Ming Hsiu Lee, Yen-Hao Shih, Tien-Yen Wang, Chao-I Wu
  • Publication number: 20130341583
    Abstract: A resistive memory and a fabricating method thereof are provided. The resistive memory includes first and second electrodes, a variable resistance material layer, a first dielectric layer, and a second dielectric layer. The first electrode includes a first portion and a second portion. The second electrode is disposed opposite to the first electrode. The variable resistance material layer includes a sidewall and first and second surfaces opposite to each other, wherein the first surface is connected with the first portion of the first electrode and the second surface is electrically connected with the second electrode. The second portion surrounds the sidewall of the variable resistance material layer and is connected with the first portion. The first dielectric layer is disposed between the first and the second electrodes. The second dielectric layer is disposed between the variable resistance material layer and the second portion of the first electrode.
    Type: Application
    Filed: March 22, 2013
    Publication date: December 26, 2013
    Applicant: MACRONIX International Co., Ltd.
    Inventors: Ming-Hsiu Lee, Wei-Chih Chien
  • Publication number: 20130343115
    Abstract: A resistance memory cell is provided and includes a first electrode, a tungsten metal layer, a metal oxide layer, and a second electrode. The tungsten metal layer is disposed on the first electrode. The metal oxide layer is disposed on the tungsten metal layer. The second electrode includes a first connection pad, a second connection pad, and a bridge portion electrically connected between the first connection pad and the second connection pad. The bridge portion is disposed on the metal oxide layer or surrounds the metal oxide layer. The resistance memory cell adjusts a resistivity of the metal oxide layer through a first current path, passing through the metal oxide layer and the tungsten metal layer, or a second current path extending from the first connection pad to the second connection pad.
    Type: Application
    Filed: August 31, 2012
    Publication date: December 26, 2013
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: WEI-CHIH CHIEN, MING-HSIU LEE
  • Publication number: 20130341753
    Abstract: A disclosed memory device includes a three-dimension array structure that includes memory layers and transistor structures disposed between the memory layers. Each memory layer is connected to a common electrode, and each transistor structure includes transistors that share common column structures and common base structures. The transistors also each include a connector structure that is spaced apart from a common column structure by a common base structure.
    Type: Application
    Filed: June 20, 2012
    Publication date: December 26, 2013
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Ming-Hsiu LEE, Wei-Chih CHIEN
  • Publication number: 20130242648
    Abstract: A memory chip and methods of fabricating a memory device with different programming performance and retention characteristics on a single wafer. One method includes depositing a first bounded area of phase change material on the wafer and depositing a second bounded area of phase change material on the wafer. The method includes modifying the chemical composition of a switching volume of the first bounded area of phase change material. The method includes forming a first memory cell in the first bounded area of phase change material with a modified switching volume of phase change material and a second memory cell in the second bounded area of phase change material with an unmodified switching volume of phase change material such that the first memory cell has a first retention property and the second memory cell has a second retention property. The first retention property is different from the second retention property.
    Type: Application
    Filed: March 15, 2012
    Publication date: September 19, 2013
    Applicant: International Business Machines Corporation
    Inventors: Matthew J. BrightSky, Roger W. Cheek, Ming-Hsiu Lee
  • Patent number: 8537609
    Abstract: A memory device is provided. The memory device includes a memory array; a first circuit electrically connected to the memory array, and causing the memory array to be operated in a first mode; and a second circuit electrically connected to the memory array, and causing the memory array to be operated in a second mode.
    Type: Grant
    Filed: June 15, 2011
    Date of Patent: September 17, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Ming-Hsiu Lee, Chieh-Fang Chen
  • Publication number: 20130153846
    Abstract: A self-aligning stacked memory cell array structure and method for fabricating such structure. The memory cell array includes a stack of memory cells disposed adjacent to opposing sides of a conductive line that is formed within a trench. The memory cells are stacked such that the memory element surface of each memory cell forms a portion of the sidewall of the conductive line. The conductive line is formed within the trench such that electrical contact is made across the entire memory element surface of each memory cell. Such structure and method for making such structure is a self-aligning process that does not require the use of any additional masks.
    Type: Application
    Filed: December 19, 2011
    Publication date: June 20, 2013
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Wei-Chih CHIEN, Ming-Hsiu Lee, Shih-Hung Chen
  • Patent number: 8437192
    Abstract: A 3D memory device includes bottom and top memory cubes having respective arrays of vertical NAND string structures. A common source plane comprising a layer of conductive material is between the top and bottom memory cubes. The source plane is supplied a bias voltage such as ground, and is selectively coupled to an end of the vertical NAND string structures of the bottom and top memory cubes. Memory cells in a particular memory cube are read using current through the particular vertical NAND string between the source plane and a corresponding bit line coupled to another end of the particular vertical NAND string.
    Type: Grant
    Filed: May 21, 2010
    Date of Patent: May 7, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Hsiang-Lan Lung, Hang-Ting Lue, Yen-Hao Shih, Erh-Kun Lai, Ming-Hsiu Lee, Tien-Yen Wang
  • Patent number: 8426294
    Abstract: A 3D memory device includes an array of semiconductor body pillars and bit line pillars, dielectric charge trapping structures, and a plurality of levels of word line structures arranged orthogonally to the array of semiconductor body pillars and bit line pillars. The semiconductor body pillars have corresponding bit line pillars on opposing first and second sides, providing source and drain terminals. The semiconductor body pillars have first and second channel surfaces on opposing third and fourth sides. Dielectric charge trapping structures overlie the first and second channel surfaces, providing data storage sites on two sides of each semiconductor body pillar in each level of the 3D array. The device can be operated as a 3D AND-decoded flash memory.
    Type: Grant
    Filed: May 21, 2012
    Date of Patent: April 23, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Hsiang-Lan Lung, Yen-Hao Shih, Erh-Kun Lai, Ming-Hsiu Lee, Hang-Ting Lue
  • Publication number: 20130094273
    Abstract: A 3D memory device is based on an array of conductive pillars and a plurality of patterned conductor planes including left side and right side conductors adjacent the conductive pillars at left side and right side interface regions. Memory elements in the left side and right side interface regions comprise a programmable transition metal oxide which can be characterized by built-in self-switching behavior, or other programmable resistance material. The conductive pillars can be selected using two-dimensional decoding, and the left side and right side conductors in the plurality of planes can be selected using decoding on a third dimension, combined with left and right side selection.
    Type: Application
    Filed: December 5, 2012
    Publication date: April 18, 2013
    Inventors: WEI-CHIH CHIEN, MING-HSIU LEE, HSIANG-LAN LUNG
  • Patent number: 8378382
    Abstract: A semiconductor device having high-aspect-ratio PN-junctions is provided. The semiconductor device includes a conducting layer. The semiconductor device further includes a plurality of first doped regions formed over the conducting layer. The sidewalls of the doped regions are doped to form PN-junctions. The semiconductor device also includes a plurality of second doped regions over the first doped regions.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: February 19, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Chao-I Wu, Ming Hsiu Lee
  • Patent number: 8374019
    Abstract: A memory device including programmable resistance memory cells, including electrically pre-stressed target memory cells. The pre-stressed target memory cells have one of a lower voltage transition threshold, a shorter duration set interval and a longer reset state retention characteristic. Biasing circuitry is included on the device configured to control the pre-stressing operations, and to apply read, set and reset operations that can be modified for the pre-stressed memory cells.
    Type: Grant
    Filed: January 5, 2011
    Date of Patent: February 12, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Chao-I Wu, Yen-Hao Shih, Ming-Hsiu Lee
  • Publication number: 20130026516
    Abstract: A light-emitting diode (LED) package structure and a packaging method thereof are provided. The packaging method includes: forming first conductive layers on a silicon substrate, and forming a reflection cavity and electrode via holes from a top surface of the silicon substrate; forming a reflection layer on predetermined areas of a surface of the reflection cavity, and forming second conductive layers and metal layers on surfaces of the electrode via holes; and mounting a chip and forming an encapsulant, so as to fabricate the LED package structure. In the present invention, there is no need to perform at least two plating processes for connecting upper and lower conductive layers of the silicon substrate in the electrode via holes, and the problem of poor connection of the conductive layers in the electrode via holes can be avoided, thereby making the fabrication processes simplified and time-effective and also improving the overall production yield.
    Type: Application
    Filed: September 1, 2011
    Publication date: January 31, 2013
    Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.
    Inventors: Jih-Fu Wang, Chien-Ping Huang, Wen-Hao Lee, Hsien-Wen Chen, Ming-Hsiu Lee
  • Patent number: 8363463
    Abstract: A phase change memory device with a memory element including a basis phase change material, such as a chalcogenide, and one or more additives, where the additive or additives have a non-constant concentration profile along an inter-electrode current path through a memory element. The use of “non-constant” concentration profiles for additives enables doping the different zones with different materials and concentrations, according to the different crystallographic, thermal and electrical conditions, and different phase transition conditions.
    Type: Grant
    Filed: March 23, 2010
    Date of Patent: January 29, 2013
    Assignees: Macronix International Co., Ltd., International Business Machines Corporation
    Inventors: Yen-Hao Shih, Huai-Yu Cheng, Chieh-Fang Chen, Chao-I Wu, Ming Hsiu Lee, Hsiang-Lan Lung, Matthew J. Breitwisch, Simone Raoux, Chung H Lam
  • Patent number: 8350316
    Abstract: Memory devices are described along with methods for manufacturing. A memory device as described herein comprises a plurality of word lines overlying a plurality of bit lines, and a plurality of field effect transistors. Field effect transistors in the plurality of field effect transistors comprises a first terminal electrically coupled to a corresponding bit line in the plurality of bit lines, a second terminal overlying the first terminal, and a channel region separating the first and second terminals and adjacent a corresponding word line in the plurality of word lines. The corresponding word line acts as the gate of the field effect transistor. A dielectric separates the corresponding word line from the channel region. A memory plane comprises programmable resistance memory material electrically coupled to respective second terminals of the field effect transistors, and conductive material on the programmable resistance memory material and coupled to a common voltage.
    Type: Grant
    Filed: May 22, 2009
    Date of Patent: January 8, 2013
    Assignees: Macronix International Co., Ltd., International Business Machines Corporation
    Inventors: Hsiang-Lan Lung, Chung Hon Lam, Ming-Hsiu Lee, Bipin Rajendran
  • Publication number: 20120327708
    Abstract: Phase change based memory devices and methods for operating such devices described herein overcome the set or reset failure mode and result in improved endurance, reliability and data storage performance. A high current repair operation is carried out in response to a set or reset failure of a phase change memory cell. The higher current repair operation can provide a sufficient amount of energy to reverse compositional changes in the phase change material which can occur after repeated set and reset operations. By reversing these compositional changes, the techniques described herein can recover a memory cell which experienced a set or reset failure, thereby extending the endurance of the memory cell. In doing so, phase change based memory devices and methods for operating such devices are provided which have high cycle endurance.
    Type: Application
    Filed: May 15, 2012
    Publication date: December 27, 2012
    Applicants: International Business Machines Corporation, Macronix International Co., Ltd.
    Inventors: Pei-Ying DU, Chao-I Wu, Ming-Hsiu Lee, Sangbum Kim, Chung Hon Lam
  • Publication number: 20120320669
    Abstract: A memory device is provided. The memory device includes a memory array; a first circuit electrically connected to the memory array, and causing the memory array to be operated in a first mode; and a second circuit electrically connected to the memory array, and causing the memory array to be operated in a second mode.
    Type: Application
    Filed: June 15, 2011
    Publication date: December 20, 2012
    Applicant: MACROMIX INTERNATIONAL CO., LTD.
    Inventors: MING-HSIU LEE, CHIEH-FANG CHEN
  • Patent number: 8324605
    Abstract: A method for manufacturing a memory device, and a resulting device, is described using silicon oxide doped chalcogenide material. A first electrode having a contact surface; a body of phase change memory material in a polycrystalline state including a portion in contact with the contact surface of the first electrode, and a second electrode in contact with the body of phase change material are formed. The process includes melting and cooling the phase change memory material one or more times within an active region in the body of phase change material without disturbing the polycrystalline state outside the active region. A mesh of silicon oxide in the active region with at least one domain of chalcogenide material results. Also, the grain size of the phase change material in the polycrystalline state outside the active region is small, resulting in a more uniform structure.
    Type: Grant
    Filed: October 2, 2008
    Date of Patent: December 4, 2012
    Assignees: Macronix International Co., Ltd., International Business Machines Corporation
    Inventors: Hsiang-Lan Lung, Chieh-Fang Chen, Yen-Hao Shih, Ming-Hsiu Lee, Matthew J. Breitwisch, Chung Hon Lam, Frieder H. Baumann, Philip Flaitz, Simone Raoux
  • Publication number: 20120231613
    Abstract: A 3D memory device includes an array of semiconductor body pillars and bit line pillars, dielectric charge trapping structures, and a plurality of levels of word line structures arranged orthogonally to the array of semiconductor body pillars and bit line pillars. The semiconductor body pillars have corresponding bit line pillars on opposing first and second sides, providing source and drain terminals. The semiconductor body pillars have first and second channel surfaces on opposing third and fourth sides. Dielectric charge trapping structures overlie the first and second channel surfaces, providing data storage sites on two sides of each semiconductor body pillar in each level of the 3D array. The device can be operated as a 3D AND-decoded flash memory.
    Type: Application
    Filed: May 21, 2012
    Publication date: September 13, 2012
    Applicant: Macronix International Co., Ltd.
    Inventors: HSIANG-LAN LUNG, YEN-HAO SHIH, ERH-KUN LAI, MING HSIU LEE, HANG-TING LUE
  • Patent number: 8241928
    Abstract: A semiconductor process test structure comprises an electrode, a charge-trapping layer, and a diffusion region. The test structure is a capacitor-like structure in which the charge-trapping layer will trap charges during various processing steps. Gate-induced drain leakage (GIDL) measurement techniques can then be used to characterize the charging status of the test structure.
    Type: Grant
    Filed: May 11, 2010
    Date of Patent: August 14, 2012
    Assignee: Macronix International Co., Ltd.
    Inventors: Ming-Hsiu Lee, Chao-I Wu, Ming-Chang Kuo