Patents by Inventor Ming-Hung Wang

Ming-Hung Wang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9653148
    Abstract: A memory device includes a common data bus, a plurality of memory banks and a control circuit. The memory banks are coupled to the common data bus. The memory banks share the common data bus. Each of the memory banks includes a storage device and a data register. The data register is coupled between the storage device the common data bus, and is arranged for storing data read from the storage device. The control circuit is coupled to storage devices and data registers of the memory banks, and is arranged for referring to an address signal and an access signal to control the storage device of said each memory bank to output the data to the corresponding data register, and referring to the address signal and a programmable latency time to control the data registers to output data from the memory banks to the common data bus.
    Type: Grant
    Filed: February 18, 2016
    Date of Patent: May 16, 2017
    Assignee: Piecemakers Technology, Inc.
    Inventors: Tah-Kang Joseph Ting, Gyh-Bin Wang, Ming-Hung Wang
  • Publication number: 20150271135
    Abstract: The session-aware NAT traversal method is used to establish network communication between two hosts, wherein a first and a second host are located behind a first and a second NAT router, respectively. First, these hosts conduct a standard NAT traversal to establish a session. Then, the second host sends a registration request message to the first NAT router for session registration. Upon receiving the registration request message, the first NAT router generates a session ID for this session and replies to the second host. As the second host moves to a private network behind a third NAT router, the second host only needs to send a new registration request message with the session ID to the first NAT router. The first NAT router observes a new mapped address of the second host and allows inbound traffic from the new mapped address without further NAT traversal.
    Type: Application
    Filed: March 16, 2015
    Publication date: September 24, 2015
    Inventors: CHIEN-CHAO TSENG, MING-HUNG WANG, CHIA-LIANG LIN
  • Patent number: 8754656
    Abstract: A high speed test circuit receives a tester clock from a tester and it conducts a test on a circuit under test. The high speed test circuit generates a high frequency clock according to the tester clock, so it is capable of operating in two frequencies. The high speed test circuit tests the circuit under test according to the high frequency clock, and it performs a low speed operation according to a low frequency clock, which is for example the tester clock.
    Type: Grant
    Filed: March 2, 2012
    Date of Patent: June 17, 2014
    Assignee: Piecemakers Technology, Incorporation
    Inventors: Tah-Kang Ting, Gyh-Bin Wang, Ming-Hung Wang, Chun-Peng Wu, Li-Chin Tien
  • Publication number: 20130063598
    Abstract: A rearview mirror is provided with dashboard camera functions and includes a mirror surface of the rearview mirror, an image processing unit coupled with an underneath of the rearview minor and linking the image capture unit, a display unit installed on the mirror surface to display images retrieved by the image capture unit, an input unit mounted on the rearview mirror body for operating commands entered by one user, and a control processing module which is installed inside the rearview mirror body, links the image capture unit and the display unit, and receives instructions from the input unit to control operations of both the image capture unit and the display unit.
    Type: Application
    Filed: September 7, 2012
    Publication date: March 14, 2013
    Applicant: SYSGRATION LTD.
    Inventors: Chia-Sheng HSIAO, Wen-Rong WU, Yu-Chen CHANG, Ming-Hung WANG
  • Publication number: 20120229146
    Abstract: A high speed test circuit receives a tester clock from a tester and it conducts a test on a circuit under test. The high speed test circuit generates a high frequency clock according to the tester clock, so it is capable of operating in two frequencies. The high speed test circuit tests the circuit under test according to the high frequency clock, and it performs a low speed operation according to a low frequency clock, which is for example the tester clock.
    Type: Application
    Filed: March 2, 2012
    Publication date: September 13, 2012
    Inventors: Tah-Kang Ting, Gyh-Bin Wang, Ming-Hung Wang, Chun-Peng Wu, Li-Chin Tien
  • Patent number: 7796463
    Abstract: A memory reading apparatus transfers digital data from a memory array that is independent of external clocking rate, where the data transmission time is not limited by the external clock period, and the internal timing of controls permits flexible column selection and no conflicts in the timing between external clock signals and internal bit line sensing ready signal. The memory read apparatus has a data read path circuit and a memory read control apparatus. The data read path circuit is in communication with the memory to acquire the selected data read from the memory, synchronize the selected data, and transfer the selected data from the memory. The memory read control apparatus is in communications with the data read path circuit for selecting the data to be read from the memory, for providing self-feedback signals for synchronizing the selected data for transfer from the memory.
    Type: Grant
    Filed: June 12, 2008
    Date of Patent: September 14, 2010
    Assignee: Etron Technology, Inc.
    Inventors: Ming Hung Wang, Jeng-Tzong Shih
  • Patent number: 7676708
    Abstract: The present invention provides a circuit and a method for the full speed testing of semiconductor memory chips. The invention provides a full-speed data transition scheme for double data rate (DDR) synchronous dynamic random access memory (SDRAM). For high speed or double speed stress testing of DDR SDRAM, the internal clock is double the speed of the external clock. During high speed test, this causes the data to be written or presented to the data path two times. This invention provides a circuit and method for creating a full-speed data transition scheme to overcome this double speed testing problem.
    Type: Grant
    Filed: July 21, 2008
    Date of Patent: March 9, 2010
    Assignee: Etron Technology, Inc.
    Inventor: Ming-Hung Wang
  • Patent number: 7634698
    Abstract: The present invention provides a circuit and a method for the full speed testing of semiconductor memory chips. The invention provides a full-speed data transition scheme for double data rate (DDR) synchronous dynamic random access memory (SDRAM). For high speed or double speed stress testing of DDR SDRAM, the internal clock is double the speed of the external clock. During high speed test, this causes the data to be written or presented to the data path two times. This invention provides a circuit and method for creating a full-speed data transition scheme to overcome this double speed testing problem.
    Type: Grant
    Filed: July 21, 2008
    Date of Patent: December 15, 2009
    Assignee: Etron Technology, Inc.
    Inventor: Ming-Hung Wang
  • Patent number: 7613962
    Abstract: The present invention provides a circuit and a method for the full speed testing of semiconductor memory chips. The invention provides a full-speed data transition scheme for double data rate (DDR) synchronous dynamic random access memory (SDRAM). For high speed or double speed stress testing of DDR SDRAM, the internal clock is double the speed of the external clock. During high speed test, this causes the data to be written or presented to the data path two times. This invention provides a circuit and method for creating a full-speed data transition scheme to overcome this double speed testing problem.
    Type: Grant
    Filed: July 21, 2008
    Date of Patent: November 3, 2009
    Assignee: Etron Technology, Inc.
    Inventor: Ming-Hung Wang
  • Publication number: 20090175101
    Abstract: A memory reading apparatus transfers digital data from a memory array that is independent of external clocking rate, where the data transmission time is not limited by the external clock period, and the internal timing of controls permits flexible column selection and no conflicts in the timing between external clock signals and internal bit line sensing ready signal. The memory read apparatus has a data read path circuit and a memory read control apparatus. The data read path circuit is in communication with the memory to acquire the selected data read from the memory, synchronize the selected data, and transfer the selected data from the memory. The memory read control apparatus is in communications with the data read path circuit for selecting the data to be read from the memory, for providing self-feedback signals for synchronizing the selected data for transfer from the memory.
    Type: Application
    Filed: June 12, 2008
    Publication date: July 9, 2009
    Inventors: Ming Hung Wang, Jeng-Tzong Shih
  • Patent number: 7551018
    Abstract: The invention discloses a decoupling capacitor circuit, comprising a plurality of coupled deep trench capacitors connected in series and a plurality of push-pull circuits. The decoupling capacitor circuit controls the voltage across each deep trench capacitor via the push-pull circuit so that it will not be influenced by the defect (leakage current) of the deep trench capacitor or the bias voltage of the parasitic devices.
    Type: Grant
    Filed: April 30, 2007
    Date of Patent: June 23, 2009
    Assignee: Etron Technology, Inc.
    Inventors: Jen Shou Hsu, Ming Hung Wang
  • Patent number: 7482884
    Abstract: An apparatus for generating multi-phase clock signals with a ring oscillator is provided, including a first stage phase-blender module and a second stage phase-blender module. The first stage phase-blender module further includes a plurality of differential OP phase-blender circuits. Each differential blender circuit has two signal inputs, and an output signal whose phase is an interpolation of the two input signals. The second stage phase blender module includes a plurality of inverter phase-blender circuits. Each inverter phase-blender circuit receives two output signals from the first stage phase-blender module as inputs, and outputs a clock signal with the interpolated phase of the two output signals of the first stage phase-blender module.
    Type: Grant
    Filed: January 31, 2007
    Date of Patent: January 27, 2009
    Assignee: MOAI Electronics Corporation
    Inventors: Ming-Hung Wang, Peng-Fei Lin, Ming-Chi Lin
  • Publication number: 20080304331
    Abstract: The present invention provides a circuit and a method for the full speed testing of semiconductor memory chips. The invention provides a full-speed data transition scheme for double data rate (DDR) synchronous dynamic random access memory (SDRAM). For high speed or double speed stress testing of DDR SDRAM, the internal clock is double the speed of the external clock. During high speed test, this causes the data to be written or presented to the data path two times. This invention provides a circuit and method for creating a full-speed data transition scheme to overcome this double speed testing problem.
    Type: Application
    Filed: July 21, 2008
    Publication date: December 11, 2008
    Inventor: Ming-Hung Wang
  • Publication number: 20080304332
    Abstract: The present invention provides a circuit and a method for the full speed testing of semiconductor memory chips. The invention provides a full-speed data transition scheme for double data rate (DDR) synchronous dynamic random access memory (SDRAM). For high speed or double speed stress testing of DDR SDRAM, the internal clock is double the speed of the external clock. During high speed test, this causes the data to be written or presented to the data path two times. This invention provides a circuit and method for creating a full-speed data transition scheme to overcome this double speed testing problem.
    Type: Application
    Filed: July 21, 2008
    Publication date: December 11, 2008
    Inventor: Ming-Hung Wang
  • Publication number: 20080285363
    Abstract: A memory reading apparatus transfers digital data from a memory array that is independent of external clocking rate, where the data transmission time is not limited by the external clock period, and the internal timing of controls permits flexible column selection and no conflicts in the timing between external clock signals and internal bit line sensing ready signal. The memory read apparatus has a data read path circuit and a memory read control apparatus. The data read path circuit is in communication with the memory to acquire the selected data read from the memory, synchronize the selected data, and transfer the selected data from the memory. The memory read control apparatus is in communications with the data read path circuit for selecting the data to be read from the memory, for providing self-feedback signals for synchronizing the selected data for transfer from the memory.
    Type: Application
    Filed: June 12, 2008
    Publication date: November 20, 2008
    Inventors: Ming Hung Wang, Jeng-Tzong Shih
  • Publication number: 20080279023
    Abstract: The present invention provides a circuit and a method for the full speed testing of semiconductor memory chips. The invention provides a full-speed data transition scheme for double data rate (DDR) synchronous dynamic random access memory (SDRAM). For high speed or double speed stress testing of DDR SDRAM, the internal clock is double the speed of the external clock. During high speed test, this causes the data to be written or presented to the data path two times. This invention provides a circuit and method for creating a full-speed data transition scheme to overcome this double speed testing problem.
    Type: Application
    Filed: July 21, 2008
    Publication date: November 13, 2008
    Inventor: Ming-Hung Wang
  • Publication number: 20080180181
    Abstract: An apparatus for generating multi-phase clock signals with a ring oscillator is provided, including a first stage phase-blender module and a second stage phase-blender module. The first stage phase-blender module further includes a plurality of differential OP phase-blender circuits. Each differential blender circuit has two signal inputs, and an output signal whose phase is an interpolation of the two input signal. The second stage phase blender module includes a plurality of inverter phase-blender circuits. Each inverter phase-blender circuit receives two output signals from the first stage phase-blender module as inputs, and outputs a clock signal with the interpolated phase of the two output signals of the first stage phase-blender module.
    Type: Application
    Filed: January 31, 2007
    Publication date: July 31, 2008
    Inventors: Ming-Hung Wang, Peng-Fei Lin, Ming-Chi Lin
  • Patent number: 7404116
    Abstract: The present invention provides a circuit and a method for the full speed testing of semiconductor memory chips. The invention provides a full-speed data transition scheme for double data rate (DDR) synchronous dynamic random access memory (SDRAM). For high speed or double speed stress testing of DDR SDRAM, the internal clock is double the speed of the external clock. During high speed test, this causes the data to be written or presented to the data path two times. This invention provides a circuit and method for creating a full-speed data transition scheme to overcome this double speed testing problem.
    Type: Grant
    Filed: November 13, 2002
    Date of Patent: July 22, 2008
    Assignee: Etron Technology, Inc.
    Inventor: Ming-Hung Wang
  • Patent number: 7391656
    Abstract: A memory reading apparatus transfers digital data from a memory array that is independent of external clocking rate, where the data transmission time is not limited by the external clock period, and the internal timing of controls permits flexible column selection and no conflicts in the timing between external clock signals and internal bit line sensing ready signal. The memory read apparatus has a data read path circuit and a memory read control apparatus. The data read path circuit is in communication with the memory to acquire the selected data read from the memory, synchronize the selected data, and transfer the selected data from the memory. The memory read control apparatus is in communications with the data read path circuit for selecting the data to be read from the memory, for providing self-feedback signals for synchronizing the selected data for transfer from the memory.
    Type: Grant
    Filed: July 25, 2006
    Date of Patent: June 24, 2008
    Assignee: Etron Technology, Inc.
    Inventors: Ming Hung Wang, Jeng-Tzong Shih
  • Publication number: 20080142924
    Abstract: The invention discloses a decoupling capacitor circuit, comprising a plurality of coupled deep trench capacitors connected in series and a plurality of push-pull circuits. The decoupling capacitor circuit controls the voltage across each deep trench capacitor via the push-pull circuit so that it will not be influenced by the defect (leakage current) of the deep trench capacitor or the bias voltage of the parasitic devices.
    Type: Application
    Filed: April 30, 2007
    Publication date: June 19, 2008
    Inventors: Jen Shou Hsu, Ming Hung Wang