Patents by Inventor Mirella Marsella

Mirella Marsella has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060170490
    Abstract: A current mirror comprising: current source; a first p-channel transistor having a source coupled to operating potential, and a gate and drain coupled to current source; a second p-channel transistor having a source coupled to operating potential, a gate coupled to gate of first p-channel transistor, and a drain; a zero-threshold p-channel transistor having a source coupled to drain of second p-channel transistor, a gate coupled to gate of first p-channel transistor, and a drain; a first n-channel transistor having a source coupled to ground, and a gate and drain coupled to drain of zero-threshold p-channel transistor; a second n-channel transistor having a source coupled to ground, a gate coupled to gate of first n-channel transistor, and a drain; and a zero-threshold n-channel transistor having a source coupled to drain of second n-channel transistor, a gate coupled to gate of first n-channel transistor, and a drain coupled to current-output node.
    Type: Application
    Filed: March 29, 2006
    Publication date: August 3, 2006
    Inventors: Lorenzo Bedarida, Danut Manea, Mirella Marsella, Andrea Sacco
  • Patent number: 7084699
    Abstract: A current mirror comprising: a first current source; a first n-channel MOS transistor having a drain and a gate coupled to said current source and a source coupled to ground; a second n-channel MOS transistor having a drain, a gate coupled to said drain and said gate of said first n-channel MOS transistor, and a source coupled to ground; a third n-channel MOS transistor having a source coupled to said drain of said second n-channel MOS transistor, a gate, and a drain comprising an output-current node; a second current source; a p-channel MOS transistor having a drain coupled to ground, a source coupled to said second current source and said gate of said third n-channel MOS transistor, and a gate coupled to said drain and said gate of said first n-channel MOS transistor.
    Type: Grant
    Filed: April 7, 2005
    Date of Patent: August 1, 2006
    Assignee: Atmel Corporation
    Inventors: Lorenzo Bedarida, Danut Manea, Mirella Marsella, Andrea Sacco
  • Publication number: 20060044885
    Abstract: A system and method for preserving an error margin for a non-volatile memory that includes a memory cell, a reference cell coupled to a reference current mirror configured to mirror current through the reference cell. The system comprises a memory current mirror coupled to the memory cell and configured to mirror current through the memory cell. A sense amplifier has a first and a second input. The first input is coupled to the reference current mirror and the second input is coupled to the memory current mirror. The sense amplifier is configured to compare a voltage across the memory cell with a voltage across the reference cell.
    Type: Application
    Filed: May 9, 2005
    Publication date: March 2, 2006
    Inventors: Massimiliano Frulio, Fabio Tassan Caser, Lorenzo Bedarida, Mirella Marsella
  • Publication number: 20050226051
    Abstract: A current mirror comprising: a first current source; a first n-channel MOS transistor having a drain and a gate coupled to said current source and a source coupled to ground; a second n-channel MOS transistor having a drain, a gate coupled to said drain and said gate of said first n-channel MOS transistor, and a source coupled to ground; a third n-channel MOS transistor having a source coupled to said drain of said second n-channel MOS transistor, a gate, and a drain comprising an output-current node; a second current source; a p-channel MOS transistor having a drain coupled to ground, a source coupled to said second current source and said gate of said third n-channel MOS transistor, and a gate coupled to said drain and said gate of said first n-channel MOS transistor.
    Type: Application
    Filed: April 7, 2005
    Publication date: October 13, 2005
    Inventors: Lorenzo Bedarida, Danut Manea, Mirella Marsella, Andrea Sacco
  • Patent number: 6954102
    Abstract: A memory cell sensing circuit to sense data from a memory cell includes a reference memory cell coupled to pass a reference current. A sense amplifier has a first input and a second input coupled to a bias circuit of the data memory cell. A first mirror mirrors the reference current to a voltage coupled to the first input of the sense amplifier. A second mirror mirrors the reference current to a voltage coupled to the bias circuit of the data memory cell. A third mirror mirrors the reference current to a voltage coupled to the second input of the sense amplifier through a pass gate.
    Type: Grant
    Filed: April 3, 2003
    Date of Patent: October 11, 2005
    Assignee: Atmel Corporation
    Inventors: Lorenzo Bedarida, Andrea Sacco, Mirella Marsella, Massimiliano Frulio
  • Publication number: 20040056708
    Abstract: A current mirror comprises a current source; a first n-channel MOS transistor having a drain and a gate coupled to the current source and a source coupled to a source potential; a second n-channel MOS transistor having a drain, a gate coupled, to the drain and gate of the first n-channel MOS transistor, and a source coupled to the source potential; and a zero-threshold-voltage MOS transistor having a source coupled to the drain of the second n-channel MOS transistor, a gate coupled to the drain and the gate of the first n-channel MOS transistor, and a drain comprising an output-current node.
    Type: Application
    Filed: April 3, 2003
    Publication date: March 25, 2004
    Applicant: Atmel Corporation, a Delaware Corporation
    Inventors: Lorenzo Bedarida, Danut Manea, Mirella Marsella, Andrea Sacco
  • Publication number: 20040051564
    Abstract: A memory cell sensing circuit to sense data from a memory cell includes a reference memory cell coupled to pass a reference current. A sense amplifier has a first input and a second input coupled to a bias circuit of the data memory cell. A first mirror mirrors the reference current to a voltage coupled to the first input of the sense amplifier. A second mirror mirrors the reference current to a voltage coupled to the bias circuit of the data memory cell. A third mirror mirrors the reference current to a voltage coupled to the second input of the sense amplifier through a pass gate.
    Type: Application
    Filed: April 3, 2003
    Publication date: March 18, 2004
    Applicant: Atmel Corporation
    Inventors: Lorenzo Bedarida, Andrea Sacco, Mirella Marsella, Massimiliano Frulio