Patents by Inventor Nancy C. LaBianca

Nancy C. LaBianca has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8785217
    Abstract: An energy distribution of soft error-inducing radiation likely to be encountered by an electronic circuit during operation is determined. A tuned radiation source having a source energy distribution similar to the determined energy distribution is prepared. The electronic circuit is tested using the tuned radiation source.
    Type: Grant
    Filed: September 12, 2011
    Date of Patent: July 22, 2014
    Assignee: International Business Machines Corporation
    Inventors: Michael A. Gaynes, Michael S. Gordon, Nancy C. LaBianca, Kenneth P. Rodbell
  • Publication number: 20130062740
    Abstract: An energy distribution of soft error-inducing radiation likely to be encountered by an electronic circuit during operation is determined. A tuned radiation source having a source energy distribution similar to the determined energy distribution is prepared. The electronic circuit is tested using the tuned radiation source.
    Type: Application
    Filed: September 12, 2011
    Publication date: March 14, 2013
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Michael A. Gaynes, Michael S. Gordon, Nancy C. LaBianca, Kenneth P. Rodbell
  • Patent number: 8288177
    Abstract: A method for detecting soft errors in an integrated circuit (IC) due to transient-particle emission, the IC comprising at least one chip and a substrate includes mixing an epoxy with a radioactive source to form a hot underfill (HUF); underfilling the chip with the HUF; sealing the underfilled chip; measuring a radioactivity of the HUF at an edge of the chip; measuring the radioactivity of the HUF on a test coupon; testing the IC for soft errors by determining a current radioactivity of the HUF at the time of testing based on the measured radioactivity; and after the expiration of a radioactive decay period of the radioactive source, using the IC in a computing device by a user.
    Type: Grant
    Filed: August 17, 2010
    Date of Patent: October 16, 2012
    Assignee: International Business Machines Corporation
    Inventors: Michael Gaynes, Michael S. Gordon, Nancy C. LaBianca, Kenneth F. Latzko, Aparna Prabhakar
  • Patent number: 8241957
    Abstract: A method for fabricating a negative thermal expanding system device includes coating a wafer with a thermally decomposable polymer, patterning the decomposable polymer into repeating disk patterns, releasing the decomposable polymer from the wafer and forming a sheet of repeating patterned disks, suspending the sheet into a first solution with seeding compounds for electroless decomposition, removing the sheet from the first solution, suspending the sheet into a second solution to electrolessly deposit a first layer material onto the sheet, removing the sheet from the second solution, suspending the sheet into a third solution to deposit a second layer of material having a lower TCE value than the first layer of material, separating the patterned disks from one another, and annealing thermally the patterned disks to decompose the decomposable polymer and creating a cavity in place of the decomposable polymer.
    Type: Grant
    Filed: October 18, 2010
    Date of Patent: August 14, 2012
    Assignee: International Business Machines Corporation
    Inventors: Gareth Geoffrey Hougham, S. Jay Chey, James Patrick Doyle, Xiao Hu Liu, Christopher V. Jahnes, Paul Alfred Lauro, Nancy C. LaBianca, Michael J. Rooks
  • Publication number: 20120045853
    Abstract: A method for detecting soft errors in an integrated circuit (IC) due to transient-particle emission, the IC comprising at least one chip and a substrate includes mixing an epoxy with a radioactive source to form a hot underfill (HUF); underfilling the chip with the HUF; sealing the underfilled chip; measuring a radioactivity of the HUF at an edge of the chip; measuring the radioactivity of the HUF on a test coupon; testing the IC for soft errors by determining a current radioactivity of the HUF at the time of testing based on the measured radioactivity; and after the expiration of a radioactive decay period of the radioactive source, using the IC in a computing device by a user.
    Type: Application
    Filed: August 17, 2010
    Publication date: February 23, 2012
    Applicant: International Business Machines Corporation
    Inventors: Michael Gaynes, Michael S. Gordon, Nancy C. LaBianca, Kenneth F. Latzko, Aparna Prabhakar
  • Publication number: 20110034047
    Abstract: A method for fabricating a negative thermal expanding system device includes coating a wafer with a thermally decomposable polymer, patterning the decomposable polymer into repeating disk patterns, releasing the decomposable polymer from the wafer and forming a sheet of repeating patterned disks, suspending the sheet into a first solution with seeding compounds for electroless decomposition, removing the sheet from the first solution, suspending the sheet into a second solution to electrolessly deposit a first layer material onto the sheet, removing the sheet from the second solution, suspending the sheet into a third solution to deposit a second layer of material having a lower TCE value than the first layer of material, separating the patterned disks from one another, and annealing thermally the patterned disks to decompose the decomposable polymer and creating a cavity in place of the decomposable polymer.
    Type: Application
    Filed: October 18, 2010
    Publication date: February 10, 2011
    Applicant: International Business Machines Corporation
    Inventors: Gareth Geoffrey HOUGHAM, S. Jay CHEY, James Patrick DOYLE, Xiao Hu LIU, Christopher V. JAHNES, Paul Alfred LAURO, Nancy C. LaBIANCA, Michael J. ROOKS
  • Patent number: 7883919
    Abstract: A method for fabricating a negative thermal expanding system device includes coating a wafer with a thermally decomposable polymer, patterning the decomposable polymer into repeating disk patterns, releasing the decomposable polymer from the wafer and forming a sheet of repeating patterned disks, suspending the sheet into a first solution with seeding compounds for electroless decomposition, removing the sheet from the first solution, suspending the sheet into a second solution to electrolessly deposit a first layer material onto the sheet, removing the sheet from the second solution, suspending the sheet into a third solution to deposit a second layer of material having a lower TCE value than the first layer of material, separating the patterned disks from one another, and annealing thermally the patterned disks to decompose the decomposable polymer and creating a cavity in place of the decomposable polymer.
    Type: Grant
    Filed: July 6, 2009
    Date of Patent: February 8, 2011
    Assignee: International Business Machines Corporation
    Inventors: Gareth Geoffrey Hougham, S. Jay Chey, James Patrick Doyle, Xiao Hu Liu, Christopher V. Jahnes, Paul Alfred Lauro, Nancy C. LaBianca, Michael J. Rooks
  • Patent number: 7773220
    Abstract: A process and system for determining alignment data for partially obscured features on wafers or chips when a wafer or chip is substantially coated by an over bump applied material, e.g. a resin or film, and using that data to align the wafers or chips for subsequent operations such as dicing or joining. Position data for alignment is produced by identifying a location of an at least partially obscured feature by varying the depth of focus upon a work piece to determine an SNR approximating a maximum value from an image captured by optical scanning. An SNR above a threshold value can be employed.
    Type: Grant
    Filed: April 2, 2008
    Date of Patent: August 10, 2010
    Assignee: International Business Machines Corporation
    Inventors: Claudius Feger, Nancy C. LaBianca, Steven E. Steen
  • Patent number: 7649257
    Abstract: An integrated circuit and methods of forming and using the integrated circuit. The circuit includes: a radiation-emitting layer over a selected region of a top surface of an integrated circuit chip, the radiation emitting layer comprising a first polymer or resin and a first radioactive material, the region smaller than a whole of the top surface of the integrated circuit chip, the region including a circuit that is liable to temporary failure when struck by radiation generated by the first radioactive material.
    Type: Grant
    Filed: March 20, 2008
    Date of Patent: January 19, 2010
    Assignee: International Business Machines Corporation
    Inventors: Michael S. Gordon, Nancy C. LaBianca, Kenneth P. Rodbell
  • Publication number: 20100003786
    Abstract: A process comprises forming a first electrical interconnect structure on a surface of a singulated semiconductor chip having an alignment pattern. The alignment pattern is scanned and stored in a scanning device prior to application of a curable underfill coating to the surface of the singulated semiconductor chip. This is followed by applying a curable underfill coating to the surface of the singulated semiconductor chip to produce a coated semiconductor chip. The process also includes a step of delivering the scanned and stored alignment pattern to an alignment and joining device positioned adjacent to and operatively associated with a substrate having a second electrical interconnect structure alignable to make electrical contact with the first electrical interconnect structure.
    Type: Application
    Filed: July 1, 2008
    Publication date: January 7, 2010
    Applicant: International Business Machines Corporation
    Inventors: Claudius Feger, Nancy C. LaBianca
  • Publication number: 20090263991
    Abstract: A method for fabricating a negative thermal expanding system device includes coating a wafer with a thermally decomposable polymer, patterning the decomposable polymer into repeating disk patterns, releasing the decomposable polymer from the wafer and forming a sheet of repeating patterned disks, suspending the sheet into a first solution with seeding compounds for electroless decomposition, removing the sheet from the first solution, suspending the sheet into a second solution to electrolessly deposit a first layer material onto the sheet, removing the sheet from the second solution, suspending the sheet into a third solution to deposit a second layer of material having a lower TCE value than the first layer of material, separating the patterned disks from one another, and annealing thermally the patterned disks to decompose the decomposable polymer and creating a cavity in place of the decomposable polymer.
    Type: Application
    Filed: July 6, 2009
    Publication date: October 22, 2009
    Inventors: Gareth Geoffrey Hougham, S. Jay Chey, James Patrick Doyle, Xiao Hu Liu, Christopher V. Jahnes, Paul Alfred Lauro, Nancy C. LaBianca, Michael J. Rooks
  • Publication number: 20090251698
    Abstract: A process and system for determining alignment data for features on wafers or chips when a wafer or chip is substantially coated by an over bump applied material, e.g. a resin or film, and using that data to align the wafers or chips for subsequent operations such as dicing or joining. Position data for alignment is produced by identifying a location of an at least partially obscured feature by varying the depth of focus upon a work piece to determine an SNR approximating a maximum value from an image captured by optical scanning. An SNR above a threshold value can be employed.
    Type: Application
    Filed: April 2, 2008
    Publication date: October 8, 2009
    Inventors: Claudius Feger, Nancy C. LaBianca, Steven E. Steen
  • Publication number: 20090236699
    Abstract: An integrated circuit and methods of forming and using the integrated circuit. The circuit includes: a radiation-emitting layer over a selected region of a top surface of an integrated circuit chip, the radiation emitting layer comprising a first polymer or resin and a first radioactive material, the region smaller than a whole of the top surface of the integrated circuit chip, the region including a circuit that is liable to temporary failure when struck by radiation generated by the first radioactive material.
    Type: Application
    Filed: March 20, 2008
    Publication date: September 24, 2009
    Inventors: Michael S. Gordon, Nancy C. LaBianca, Kenneth P. Rodbell
  • Patent number: 7556979
    Abstract: A Negative Thermal Expansion system (NTEs) device for TCE compensation or CTE compensation in elastomer composites and conductive elastomer interconnects in microelectronic packaging. One aspect of the present invention provides a method for fabricating micromachine devices that have negative thermal expansion coefficients that can be made into a composite for manipulation of the TCE of the material. These devices and composites made with these devices are in the categories of materials called “smart materials” or “responsive materials.” Another aspect of the present invention provides microdevices comprised of dual opposed bilayers of material where the two bilayers are attached to one another at the peripheral edges only, and where the bilayers themselves are at a minimum stress conditions at a reference temperature defined by the temperature at which the bilayers are formed.
    Type: Grant
    Filed: October 31, 2007
    Date of Patent: July 7, 2009
    Assignee: International Business Machines Corporation
    Inventors: Gareth Geoffrey Hougham, S. Jay Chey, James Patrick Doyle, Xiao Hu Liu, Christopher V. Jahnes, Paul Alfred Lauro, Nancy C. LaBianca, Michael J. Rooks
  • Publication number: 20090108472
    Abstract: A process of fabricating wafer-level underfilled microelectronic packages using over-bump application of a self-fluxing resin to a wafer, b-staging of the resin, dicing of the coated wafer, and joining the diced chips to substrates producing wafer-level underfilled microelectronic flip-chip packages. Moreover, provided are microelectronic packages, which are produced in accordance with the inventive process.
    Type: Application
    Filed: October 29, 2007
    Publication date: April 30, 2009
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Claudius Feger, Nancy C. LaBianca
  • Patent number: 7417315
    Abstract: A Negative Thermal Expansion system (NTEs) device for TCE compensation or CTE compensation in elastomer composites and conductive elastomer interconnects in microelectronic packaging. One aspect of the present invention provides a method for fabricating micromachine devices that have negative thermal expansion coefficients that can be made into a composite for manipulation of the TCE of the material. These devices and composites made with these devices are in the categories of materials called “smart materials” or “responsive materials.” Another aspect of the present invention provides microdevices comprised of dual opposed bilayers of material where the two bilayers are attached to one another at the peripheral edges only, and where the bilayers themselves are at a minimum stress conditions at a reference temperature defined by the temperature at which the bilayers are formed.
    Type: Grant
    Filed: December 5, 2002
    Date of Patent: August 26, 2008
    Assignee: International Business Machines Corporation
    Inventors: Gareth Geoffrey Hougham, S. Jay Chey, James Patrick Doyle, Xiao Hu Liu, Christopher V. Jahnes, Paul Alfred Lauro, Nancy C. LaBianca, Michael J. Rooks
  • Patent number: 7238547
    Abstract: An IC device is packaged for accelerated transient particle emission by doping the underfill thereof with a transient-particle-emitting material having a predetermined, substantially constant emission rate. The emission rate may be tunable. In one aspect, a radioactive adhesive composition is provided for bonding a semiconductor device to a chip carrier. The radioactive adhesive composition is made from a cured reaction product including a resin and a filler, and may be reworkable or non-reworkable. Either the resin or the filler, individually or both together as a mix, are doped substantially uniformly with the transient-particle-emitting material, thereby putting the transient-particle-emitting in close proximity with the IC to be tested. The underfill is formulated to have a stable chemistry, and the doped particles are encapsulated, so as to contain the emissions. Accelerated transient-particle-emission testing may then be performed on the IC in situ to provide accelerated detection of soft errors.
    Type: Grant
    Filed: April 4, 2005
    Date of Patent: July 3, 2007
    Assignee: International Business Machines Corporation
    Inventors: Janes Jones, legal representative, Jerry D. Ackaret, Michael A. Gaynes, Michael S. Gordon, Nancy C. LaBianca, Theodore H. Zabel, deceased
  • Patent number: 7219713
    Abstract: The present invention is a thermal interface for coupling a heat source to a heat sink. One embodiment of the invention comprises a mesh and a liquid, e.g., a thermally conductive liquid, disposed in the mesh. The mesh and the thermally conductive liquid are adapted to contact both the heat source and the heat sink when disposed therebetween. In one embodiment, the mesh may comprise a metal or organic material compatible with the liquid. In one embodiment, the liquid may comprise liquid metal. For example, the liquid may comprise a gallium indium tin alloy. A gasket may optionally be used to seal the mesh and the liquid between the heat source and the heat sink. In one embodiment, the heat source is an integrated circuit chip.
    Type: Grant
    Filed: January 18, 2005
    Date of Patent: May 22, 2007
    Assignee: International Business Machines Corporation
    Inventors: Jeffrey D. Gelorme, Supratik Guha, Nancy C. LaBianca, Yves Martin, Theodore G. Van Kessel
  • Patent number: 7063127
    Abstract: A thermal interface for IC chip cooling is provided. One embodiment of the thermal interface includes a thermally conductive liquid or paste-like metal(s) disposed within a flexible, thermally conductive enclosure. The enclosure is adapted to be placed between an IC chip and a heat sink to enhance heat transfer from the chip to the heat sink, thereby enabling quicker and more efficient cooling of the chip than can be achieved by conventional techniques. In several embodiments, the thermal interface is held in place by mechanical pressure rather than by bonding, which further facilitates inspection and repair of the IC device.
    Type: Grant
    Filed: September 18, 2003
    Date of Patent: June 20, 2006
    Assignee: International Business Machines Corporation
    Inventors: Jeffrey D. Gelorme, Hendrik F. Hamann, Nancy C. LaBianca, Yves C. Martin, Theodore G. Van Kessel
  • Patent number: 6924171
    Abstract: Methods for fabricating microelectronic interconnection structures as well as the structures formed by the methods are disclosed which improve the manufacturing throughput for assembling flip chip semiconductor devices. The use of a bilayer of polymeric materials applied on the wafer prior to dicing eliminates the need for dispensing and curing underfill for each semiconductor at the package level, thereby improving manufacturing throughput and reducing cost.
    Type: Grant
    Filed: February 13, 2001
    Date of Patent: August 2, 2005
    Assignee: International Business Machines Corporation
    Inventors: Stephen L. Buchwalter, David Danovitch, Fuad Elias Doany, Claudius Feger, Peter A. Gruber, Revathi Iyengar, Nancy C. LaBianca