Patents by Inventor Nathan Jack

Nathan Jack has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240139448
    Abstract: Methods and systems are disclosed related to determining whether there is a proper fit between a user interface and a face of a user. The methods and systems involve generating seal information associated with a seal region between a face of a user and a current user interface donned on the face of the user. The methods and systems are further related to analyzing the seal information to determine whether a leak exists in the seal region. If the leak exists, the systems and methods include analyzing the seal information to determine a location of the leak within the seal region. The systems and methods further include determining a new user interface to replace the current user interface based on the current user interface and the location of the leak.
    Type: Application
    Filed: October 25, 2023
    Publication date: May 2, 2024
    Inventors: Nathan Zersee Liu, Albert Jack Greenwood Woffenden, Andrew Chan, Gregory Robert Peake, Jaiden James Choy
  • Publication number: 20240145471
    Abstract: Gate-all-around structures having devices with source/drain-to-substrate electrical contact are described. An integrated circuit structure includes a first vertical arrangement of horizontal nanowires above a first fin. A first gate stack is over the first vertical arrangement of horizontal nanowires. A first pair of epitaxial source or drain structures is at first and second ends of the first vertical arrangement of horizontal nanowires. One or both of the first pair of epitaxial source or drain structures is directly electrically coupled to the first fin. A second vertical arrangement of horizontal nanowires is above a second fin. A second gate stack is over the second vertical arrangement of horizontal nanowires. A second pair of epitaxial source or drain structures is at first and second ends of the second vertical arrangement of horizontal nanowires. Both of the second pair of epitaxial source or drain structures is electrically isolated from the second fin.
    Type: Application
    Filed: January 9, 2024
    Publication date: May 2, 2024
    Inventors: Biswajeet GUHA, William HSU, Chung-Hsun LIN, Kinyip PHOA, Oleg GOLONZKA, Tahir GHANI, Kalyan KOLLURU, Nathan JACK, Nicholas THOMSON, Ayan KAR, Benjamin ORR
  • Patent number: 11908856
    Abstract: Gate-all-around structures having devices with source/drain-to-substrate electrical contact are described. An integrated circuit structure includes a first vertical arrangement of horizontal nanowires above a first fin. A first gate stack is over the first vertical arrangement of horizontal nanowires. A first pair of epitaxial source or drain structures is at first and second ends of the first vertical arrangement of horizontal nanowires. One or both of the first pair of epitaxial source or drain structures is directly electrically coupled to the first fin. A second vertical arrangement of horizontal nanowires is above a second fin. A second gate stack is over the second vertical arrangement of horizontal nanowires. A second pair of epitaxial source or drain structures is at first and second ends of the second vertical arrangement of horizontal nanowires. Both of the second pair of epitaxial source or drain structures is electrically isolated from the second fin.
    Type: Grant
    Filed: December 18, 2019
    Date of Patent: February 20, 2024
    Assignee: Intel Corporation
    Inventors: Biswajeet Guha, William Hsu, Chung-Hsun Lin, Kinyip Phoa, Oleg Golonzka, Tahir Ghani, Kalyan Kolluru, Nathan Jack, Nicholas Thomson, Ayan Kar, Benjamin Orr
  • Publication number: 20240055497
    Abstract: Gate-all-around integrated circuit structures having adjacent deep via substrate contact for sub-fin electrical contact are described. For example, an integrated circuit structure includes a conductive via on a semiconductor substrate. A vertical arrangement of horizontal nanowires is above a fin protruding from the semiconductor substrate. A channel region of the vertical arrangement of horizontal nanowires is electrically isolated from the fin. The fin is electrically coupled to the conductive via. A gate stack is over the vertical arrangement of horizontal nanowires.
    Type: Application
    Filed: October 24, 2023
    Publication date: February 15, 2024
    Inventors: Biswajeet GUHA, William HSU, Chung-Hsun LIN, Kinyip PHOA, Oleg GOLONZKA, Tahir GHANI, Kalyan KOLLURU, Nathan JACK, Nicholas THOMSON, Ayan KAR, Benjamin ORR
  • Publication number: 20240038889
    Abstract: Gate-all-around integrated circuit structures having devices with channel-to-substrate electrical contact are described. For example, an integrated circuit structure includes a first vertical arrangement of horizontal nanowires above a first fin. A channel region of the first vertical arrangement of horizontal nanowires is electrically coupled to the first fin by a semiconductor material layer directly between the first vertical arrangement of horizontal nanowires and the first fin. A first gate stack is over the first vertical arrangement of horizontal nanowires. A second vertical arrangement of horizontal nanowires is above a second fin. A channel region of the second vertical arrangement of horizontal nanowires is electrically isolated from the second fin. A second gate stack is over the second vertical arrangement of horizontal nanowires.
    Type: Application
    Filed: October 12, 2023
    Publication date: February 1, 2024
    Inventors: Biswajeet GUHA, William HSU, Chung-Hsun LIN, Kinyip PHOA, Oleg GOLONZKA, Ayan KAR, Nicholas THOMSON, Benjamin ORR, Nathan JACK, Kalyan KOLLURU, Tahir GHANI
  • Publication number: 20240012201
    Abstract: A semiconductor photodetector comprising a closed loop configured to receive light from an external source adapted to trap light within said closed loop until absorption by the semiconductor.
    Type: Application
    Filed: September 21, 2023
    Publication date: January 11, 2024
    Applicant: UNM Rainforest Innovations
    Inventors: Nathan Jack Withers, Marek Osinski
  • Patent number: 11837641
    Abstract: Gate-all-around integrated circuit structures having adjacent deep via substrate contact for sub-fin electrical contact are described. For example, an integrated circuit structure includes a conductive via on a semiconductor substrate. A vertical arrangement of horizontal nanowires is above a fin protruding from the semiconductor substrate. A channel region of the vertical arrangement of horizontal nanowires is electrically isolated from the fin. The fin is electrically coupled to the conductive via. A gate stack is over the vertical arrangement of horizontal nanowires.
    Type: Grant
    Filed: December 18, 2019
    Date of Patent: December 5, 2023
    Assignee: Intel Corporation
    Inventors: Biswajeet Guha, William Hsu, Chung-Hsun Lin, Kinyip Phoa, Oleg Golonzka, Tahir Ghani, Kalyan Kolluru, Nathan Jack, Nicholas Thomson, Ayan Kar, Benjamin Orr
  • Patent number: 11824116
    Abstract: Gate-all-around integrated circuit structures having devices with channel-to-substrate electrical contact are described. For example, an integrated circuit structure includes a first vertical arrangement of horizontal nanowires above a first fin. A channel region of the first vertical arrangement of horizontal nanowires is electrically coupled to the first fin by a semiconductor material layer directly between the first vertical arrangement of horizontal nanowires and the first fin. A first gate stack is over the first vertical arrangement of horizontal nanowires. A second vertical arrangement of horizontal nanowires is above a second fin. A channel region of the second vertical arrangement of horizontal nanowires is electrically isolated from the second fin. A second gate stack is over the second vertical arrangement of horizontal nanowires.
    Type: Grant
    Filed: December 18, 2019
    Date of Patent: November 21, 2023
    Assignee: Intel Corporation
    Inventors: Biswajeet Guha, William Hsu, Chung-Hsun Lin, Kinyip Phoa, Oleg Golonzka, Ayan Kar, Nicholas Thomson, Benjamin Orr, Nathan Jack, Kalyan Kolluru, Tahir Ghani
  • Patent number: 11652107
    Abstract: Embodiments include diode devices and transistor devices. A diode device includes a first fin region over a first conductive region and an insulator region, and a second fin region over a second conductive and insulator regions, where the second fin region is laterally adjacent to the first fin region, and the insulator region is between the first and second conductive regions. The diode device includes a first conductive via on the first conductive region, where the first conductive via is vertically adjacent to the first fin region, and a second conductive via on the second conductive region, where the second conductive via is vertically adjacent to the second fin region. The diode device may include conductive contacts, first portions on the first fin region, second portions on the second fin region, and gate electrodes between the first and second portions and the conductive contacts.
    Type: Grant
    Filed: June 20, 2019
    Date of Patent: May 16, 2023
    Assignee: Intel Corporation
    Inventors: Nicholas Thomson, Ayan Kar, Kalyan Kolluru, Nathan Jack, Rui Ma, Mark Bohr, Rishabh Mehandru, Halady Arpit Rao
  • Publication number: 20220416022
    Abstract: Substrate-less nanowire-based lateral diode integrated circuit structures, and methods of fabricating substrate-less nanowire-based lateral diode integrated circuit structures, are described. For example, a substrate-less integrated circuit structure includes a stack of nanowires. A plurality of P-type epitaxial structures is over the stack of nanowires. A plurality of N-type epitaxial structures is over the stack of nanowires. One or more gate structures is over the stack of nanowires. A semiconductor material is between and in contact with vertically adjacent ones of the stack of nanowires.
    Type: Application
    Filed: June 24, 2021
    Publication date: December 29, 2022
    Inventors: Nicholas THOMSON, Kalyan KOLLURU, Ayan KAR, Rui MA, Benjamin ORR, Nathan JACK, Biswajeet GUHA, Brian GREENE, Lin HU, Chung-Hsun LIN, Sabih OMAR
  • Publication number: 20220415880
    Abstract: Substrate-less diode, bipolar and feedthrough integrated circuit structures, and methods of fabricating substrate-less diode, bipolar and feedthrough integrated circuit structures, are described. For example, a substrate-less integrated circuit structure includes a semiconductor structure. A plurality of gate structures is over the semiconductor structure. A plurality of P-type epitaxial structures is over the semiconductor structure. A plurality of N-type epitaxial structures is over the semiconductor structure. One or more open locations is between corresponding ones of the plurality of gate structures. A backside contact is connected directly to one of the pluralities of P-type and N-type epitaxial structures.
    Type: Application
    Filed: June 24, 2021
    Publication date: December 29, 2022
    Inventors: Ayan KAR, Kalyan KOLLURU, Nicholas THOMSON, Rui MA, Benjamin ORR, Nathan JACK, Mauro KOBRINSKY, Patrick MORROW, Chung-Hsun LIN
  • Publication number: 20220415877
    Abstract: A semiconductor device includes a first interconnect and a second interconnect, a substrate between the first and second interconnects and one or more wells on the substrate on a first level. A second level includes a first fin and a second fin, each on the one or more wells, where the first fin and the one or more wells include dopants of a first conductivity type and the second fin includes a dopant of a second conductivity type. A third fin is over a first region between the substrate and the first interconnect, and a fourth fin is over a second region between the substrate and the second interconnect. A third interconnect is electrically coupled between the first interconnect and the first fin and a fourth interconnect is electrically coupled between the second interconnect and the second fin.
    Type: Application
    Filed: June 25, 2021
    Publication date: December 29, 2022
    Applicant: Intel Corporation
    Inventors: Benjamin Orr, Rohit Grover, Nathan Jack, Nicholas Thomson, Rui Ma, Ayan Kar, Kalyan Kolluru
  • Publication number: 20220415925
    Abstract: Substrate-less lateral diode integrated circuit structures, and methods of fabricating substrate-less lateral diode integrated circuit structures, are described. For example, a substrate-less integrated circuit structure includes a fin or a stack of nanowires. A plurality of P-type epitaxial structures is over the fin or stack of nanowires. A plurality of N-type epitaxial structures is over the fin or stack of nanowires. One or more spacings are in locations over the fin or stack of nanowires, a corresponding one of the one or more spacings extending between neighboring ones of the plurality of P-type epitaxial structures and the plurality of N-type epitaxial structures.
    Type: Application
    Filed: June 25, 2021
    Publication date: December 29, 2022
    Inventors: Nicholas THOMSON, Kalyan KOLLURU, Ayan KAR, Rui MA, Benjamin ORR, Nathan JACK, Biswajeet GUHA, Brian GREENE, Lin HU, Chung-Hsun LIN
  • Publication number: 20220415881
    Abstract: Substrate-less silicon controlled rectifier (SCR) integrated circuit structures, and methods of fabricating substrate-less silicon controlled rectifier (SCR) integrated circuit structures, are described. For example, a substrate-less integrated circuit structure includes a first fin portion and a second fin portion that meet at a junction. A plurality of gate structures is over the first fin portion and a second fin portion. A plurality of P-type epitaxial structures and N-type epitaxial structures is between corresponding adjacent ones of the plurality of gate structures. Pairs of the P-type epitaxial structures alternate with pairs of the N-type epitaxial structures.
    Type: Application
    Filed: June 24, 2021
    Publication date: December 29, 2022
    Inventors: Rui MA, Kalyan KOLLURU, Nicholas THOMSON, Ayan KAR, Benjamin ORR, Nathan JACK, Biswajeet GUHA, Brian GREENE, Chung-Hsun LIN
  • Publication number: 20220196913
    Abstract: A semiconductor photodetector comprising a closed loop configured to receive light from an external source adapted to trap light within said closed loop until absorption by the semiconductor.
    Type: Application
    Filed: December 21, 2021
    Publication date: June 23, 2022
    Applicant: UNM Rainforest Innovations
    Inventors: Nathan Jack Winters, Marek Osinski
  • Publication number: 20220102385
    Abstract: Substrate-free integrated circuit structures, and methods of fabricating substrate-free integrated circuit structures, are described. For example, a substrate-less integrated circuit structure includes a fin, a plurality of gate structures over the fin, and a plurality of alternating P-type epitaxial structures and N-type epitaxial structures between adjacent ones of the plurality of gate structures.
    Type: Application
    Filed: September 25, 2020
    Publication date: March 31, 2022
    Inventors: Biswajeet GUHA, Brian GREENE, Avyaya JAYANTHINARASIMHAM, Ayan KAR, Benjamin ORR, Chung-Hsun LIN, Curtis TSAI, Kalyan KOLLURU, Kevin FISCHER, Lin HU, Nathan JACK, Nicholas THOMSON, Rishabh MEHANDRU, Rui MA, Sabih OMAR
  • Publication number: 20210193652
    Abstract: Gate-all-around structures having devices with source/drain-to-substrate electrical contact are described. An integrated circuit structure includes a first vertical arrangement of horizontal nanowires above a first fin. A first gate stack is over the first vertical arrangement of horizontal nanowires. A first pair of epitaxial source or drain structures is at first and second ends of the first vertical arrangement of horizontal nanowires. One or both of the first pair of epitaxial source or drain structures is directly electrically coupled to the first fin. A second vertical arrangement of horizontal nanowires is above a second fin. A second gate stack is over the second vertical arrangement of horizontal nanowires. A second pair of epitaxial source or drain structures is at first and second ends of the second vertical arrangement of horizontal nanowires. Both of the second pair of epitaxial source or drain structures is electrically isolated from the second fin.
    Type: Application
    Filed: December 18, 2019
    Publication date: June 24, 2021
    Inventors: Biswajeet GUHA, William HSU, Chung-Hsun LIN, Kinyip PHOA, Oleg GOLONZKA, Tahir GHANI, Kalyan KOLLURU, Nathan JACK, Nicholas THOMSON, Ayan KAR, Benjamin ORR
  • Publication number: 20210193836
    Abstract: Gate-all-around integrated circuit structures having devices with channel-to-substrate electrical contact are described. For example, an integrated circuit structure includes a first vertical arrangement of horizontal nanowires above a first fin. A channel region of the first vertical arrangement of horizontal nanowires is electrically coupled to the first fin by a semiconductor material layer directly between the first vertical arrangement of horizontal nanowires and the first fin. A first gate stack is over the first vertical arrangement of horizontal nanowires. A second vertical arrangement of horizontal nanowires is above a second fin. A channel region of the second vertical arrangement of horizontal nanowires is electrically isolated from the second fin. A second gate stack is over the second vertical arrangement of horizontal nanowires.
    Type: Application
    Filed: December 18, 2019
    Publication date: June 24, 2021
    Inventors: Biswajeet GUHA, William HSU, Chung-Hsun LIN, Kinyip PHOA, Oleg GOLONZKA, Ayan KAR, Nicholas THOMSON, Benjamin ORR, Nathan JACK, Kalyan KOLLURU, Tahir GHANI
  • Publication number: 20210193807
    Abstract: Gate-all-around integrated circuit structures having adjacent deep via substrate contact for sub-fin electrical contact are described. For example, an integrated circuit structure includes a conductive via on a semiconductor substrate. A vertical arrangement of horizontal nanowires is above a fin protruding from the semiconductor substrate. A channel region of the vertical arrangement of horizontal nanowires is electrically isolated from the fin. The fin is electrically coupled to the conductive via. A gate stack is over the vertical arrangement of horizontal nanowires.
    Type: Application
    Filed: December 18, 2019
    Publication date: June 24, 2021
    Inventors: Biswajeet GUHA, William HSU, Chung-Hsun LIN, Kinyip PHOA, Oleg GOLONZKA, Tahir GHANI, Kalyan KOLLURU, Nathan JACK, Nicholas THOMSON, Ayan KAR, Benjamin ORR
  • Publication number: 20200403007
    Abstract: Embodiments include diode devices and transistor devices. A diode device includes a first fin region over a first conductive region and an insulator region, and a second fin region over a second conductive and insulator regions, where the second fin region is laterally adjacent to the first fin region, and the insulator region is between the first and second conductive regions. The diode device includes a first conductive via on the first conductive region, where the first conductive via is vertically adjacent to the first fin region, and a second conductive via on the second conductive region, where the second conductive via is vertically adjacent to the second fin region. The diode device may include conductive contacts, first portions on the first fin region, second portions on the second fin region, and gate electrodes between the first and second portions and the conductive contacts.
    Type: Application
    Filed: June 20, 2019
    Publication date: December 24, 2020
    Inventors: Nicholas THOMSON, Ayan KAR, Kalyan KOLLURU, Nathan JACK, Rui MA, Mark BOHR, Rishabh MEHANDRU, Halady Arpit RAO