Patents by Inventor Nathan M Pletcher

Nathan M Pletcher has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9166533
    Abstract: Techniques for monitoring and controlling bias current of amplifiers are described. In an exemplary design, an apparatus may include an amplifier and a bias circuit. The amplifier may include at least one transistor coupled to an inductor. The bias circuit may generate at least one bias voltage for the at least one transistor in the amplifier to obtain a target bias current for the amplifier. The bias circuit may generate the at least one bias voltage based on a voltage across the inductor in the amplifier, or a current through a current mirror formed with one of the at least one transistor in the amplifier, or a gate-to-source voltage of one of the at least one transistor in the amplifier, or a voltage in a replica circuit replicating the amplifier, or a current applied to the amplifier with a switched mode power supply disabled.
    Type: Grant
    Filed: February 11, 2010
    Date of Patent: October 20, 2015
    Assignee: QUALCOMM Incorporated
    Inventors: Thomas D. Marra, Aristotele Hadjichristos, Nathan M. Pletcher
  • Patent number: 9000847
    Abstract: A tunable inter-stage matching circuit that can improve performance is described. In an exemplary design, an apparatus comprises a driver amplifier and a power amplifier. The apparatus may further include an inter-stage matching circuit tunable in discrete steps for matching impedances between the driver amplifier and the power amplifier. The tunable inter-stage matching circuit may include a bank of capacitors, each capacitor of the bank coupled in series with a switch for coupling the capacitor to a ground voltage.
    Type: Grant
    Filed: September 6, 2011
    Date of Patent: April 7, 2015
    Assignee: QUALCOMM Incorporated
    Inventors: Yu Zhao, Babak Nejati, Nathan M Pletcher, Aristotele Hadjichristos
  • Patent number: 8970307
    Abstract: Techniques for monitoring and controlling bias current of amplifiers are described. In an exemplary design, an apparatus may include an amplifier and a bias circuit. The amplifier may include at least one transistor coupled to an inductor. The bias circuit may generate at least one bias voltage for the at least one transistor in the amplifier to obtain a target bias current for the amplifier. The bias circuit may generate the at least one bias voltage based on a voltage across the inductor in the amplifier, or a current through a current mirror formed with one of the at least one transistor in the amplifier, or a gate-to-source voltage of one of the at least one transistor in the amplifier, or a voltage in a replica circuit replicating the amplifier, or a current applied to the amplifier with a switched mode power supply disabled.
    Type: Grant
    Filed: January 15, 2013
    Date of Patent: March 3, 2015
    Assignee: QUALCOMM Incorporated
    Inventors: Thomas Domenick Marra, Aristotele Hadjichristos, Nathan M Pletcher
  • Patent number: 8971830
    Abstract: A multi-mode multi-band power amplifier (PA) module is described. In an exemplary design, the PA module includes multiple power amplifiers, multiple matching circuits, and a set of switches. Each power amplifier provides power amplification for its input signal when selected. Each matching circuit provides impedance matching and filtering for its power amplifier and provides a respective output signal. The switches configure the power amplifiers to support multiple modes, with each mode being for a particular radio technology. Each power amplifier supports at least two modes. The PA module may further include a driver amplifier and an additional matching circuit. The driver amplifier amplifies an input signal and provides an amplified signal to the power amplifiers. The additional matching circuit combines the outputs of other matching circuits and provides an output signal with higher output power. The driver amplifier and the power amplifiers can support multiple output power levels.
    Type: Grant
    Filed: October 7, 2009
    Date of Patent: March 3, 2015
    Assignee: QUALCOMM Incorporated
    Inventors: Aristotle Hadjichristos, Puay Hoe See, Babak Nejati, Guy Klemens, Norman L Frederick, Jr., Gurkanwal S Sahota, Marco Cassia, Nathan M Pletcher, Yu Zhao, Thomas A Myers
  • Patent number: 8890617
    Abstract: Techniques for monitoring and controlling bias current of amplifiers are described. In an exemplary design, an apparatus may include an amplifier and a bias circuit. The amplifier may include at least one transistor coupled to an inductor. The bias circuit may generate at least one bias voltage for the at least one transistor in the amplifier to obtain a target bias current for the amplifier. The bias circuit may generate the at least one bias voltage based on a voltage across the inductor in the amplifier, or a current through a current mirror formed with one of the at least one transistor in the amplifier, or a gate-to-source voltage of one of the at least one transistor in the amplifier, or a voltage in a replica circuit replicating the amplifier, or a current applied to the amplifier with a switched mode power supply disabled.
    Type: Grant
    Filed: January 15, 2013
    Date of Patent: November 18, 2014
    Assignee: QUALCOMM Incorporated
    Inventors: Thomas Domenick Marra, Aristotele Hadjichristos, Nathan M. Pletcher
  • Patent number: 8847351
    Abstract: A compact integrated power amplifier is described herein. In an exemplary design, an apparatus includes (i) an integrated circuit (IC) die having at least one transistor for a power amplifier and (ii) an IC package having a load inductor for the power amplifier. The IC die is mounted on the IC package with the transistor(s) located over the load inductor. In an exemplary design, the IC die includes a transistor manifold that is placed over the load inductor on the IC package. The transistor(s) are fabricated in the transistor manifold, have a drain connection in the center of the transistor manifold, and have source connections on two sides of the transistor manifold. The IC die and the IC package may include one or more additional power amplifiers. The transistor(s) for each power amplifier may be located over the load inductor for that power amplifier.
    Type: Grant
    Filed: February 12, 2010
    Date of Patent: September 30, 2014
    Assignee: QUALCOMM Incorporated
    Inventors: Guy Klemens, Thomas A Myers, Norman L Frederick, Jr., Yu Zhao, Babak Nejati, Nathan M Pletcher, Aristotele Hadjichristos
  • Patent number: 8847689
    Abstract: Techniques for improving linearity of amplifiers are described. In an exemplary design, an amplifier (e.g., a power amplifier) may include a plurality of transistors coupled in a stack and at least one diode. The plurality of transistors may receive and amplify an input signal and provide an output signal. The at least one diode may be operatively coupled to at least one transistor in the stack. Each diode may provide a variable bias voltage to an associated transistor in the stack. Each diode may have a lower voltage drop across the diode at high input power and may provide a higher bias voltage to the associated transistor at high input power. The at least one transistor may have higher gain at high input power due to the higher bias voltage from the at least one diode. The higher gain may improve the linearity of the amplifier.
    Type: Grant
    Filed: February 24, 2010
    Date of Patent: September 30, 2014
    Assignee: QUALCOMM Incorporated
    Inventors: Yu Zhao, Nathan M. Pletcher
  • Patent number: 8779857
    Abstract: Techniques for reducing distortion and improving linearity of amplifiers are described. In an exemplary design, an apparatus includes a driver amplifier, a variable matching circuit, and a power amplifier. The driver amplifier amplifies a first RF signal and provides a second RF signal. The variable matching circuit receives the second RF signal and provides a third RF signal. The power amplifier amplifies the third RF signal and provides a fourth RF signal. The variable matching circuit matches a fixed impedance at the output of the driver amplifier to a variable impedance at the input of the power amplifier in order to improve the linearity of the amplifiers. In an exemplary design, the power amplifier includes a first transistor (e.g., an NMOS transistor) of a first type, and the variable matching circuit includes a second transistor (e.g., a PMOS transistor) of a second type that is different from the first type.
    Type: Grant
    Filed: February 3, 2010
    Date of Patent: July 15, 2014
    Assignee: QUALCOMM Incorporated
    Inventors: Nathan M. Pletcher, Yu Zhao
  • Patent number: 8666338
    Abstract: A multi-mode driver amplifier with tunable load matching is disclosed. In an exemplary design, an apparatus includes a multi-mode driver amplifier and a tunable impedance matching circuit. The driver amplifier amplifies an input radio frequency (RF) signal and provides an amplified RF signal. The tunable impedance matching circuit matches an output impedance of the driver amplifier. The apparatus may include a main transmit path and a bypass transmit path. The bypass transmit path may include the driver amplifier and the tunable impedance matching circuit and no power amplifier. The main transmit path may include a second driver amplifier and a power amplifier. The main transmit path may be selected for transmit power levels higher than a threshold level, and the bypass transmit path may be selected for transmit power levels lower than the threshold level.
    Type: Grant
    Filed: January 23, 2012
    Date of Patent: March 4, 2014
    Assignee: QUALCOMM Incorporated
    Inventors: Yu Zhao, Nathan M. Pletcher
  • Patent number: 8536950
    Abstract: Exemplary techniques for performing impedance matching are described. In an exemplary embodiment, the apparatus may include an amplifier (e.g., a power amplifier) coupled to first and second matching circuits. The first matching circuit may include multiple stages coupled to a first node and may provide input impedance matching for the amplifier. The second matching circuit may include multiple stages coupled to a second node and may provide output impedance matching for the amplifier. At least one switch may be coupled between the first and second nodes and may bypass or select the amplifier. The first and second nodes may have a common impedance. The apparatus may further include a second amplifier coupled in parallel with the amplifier and further to the matching circuits. The second matching circuit may include a first input stage coupled to the amplifier, a second input stage coupled to the second amplifier, and a second stage coupled to the two input stages via switches.
    Type: Grant
    Filed: December 17, 2009
    Date of Patent: September 17, 2013
    Assignee: QUALCOMM Incorporated
    Inventors: Babak Nejati, Yu Zhao, Nathan M Pletcher, Aristotele Hadjichristos, Puay Hoe See
  • Publication number: 20130190036
    Abstract: A multi-mode driver amplifier with tunable load matching is disclosed. In an exemplary design, an apparatus includes a multi-mode driver amplifier and a tunable impedance matching circuit. The driver amplifier amplifies an input radio frequency (RF) signal and provides an amplified RF signal. The tunable impedance matching circuit matches an output impedance of the driver amplifier. The apparatus may include a main transmit path and a bypass transmit path. The bypass transmit path may include the driver amplifier and the tunable impedance matching circuit and no power amplifier. The main transmit path may include a second driver amplifier and a power amplifier. The main transmit path may be selected for transmit power levels higher than a threshold level, and the bypass transmit path may be selected for transmit power levels lower than the threshold level.
    Type: Application
    Filed: January 23, 2012
    Publication date: July 25, 2013
    Applicant: QUALCOMM INCORPORATED
    Inventors: Yu Zhao, Nathan M. Pletcher
  • Patent number: 8461921
    Abstract: An amplifier module with multiple operating modes is described. In an exemplary design, an apparatus includes a plurality of amplifiers. The apparatus may also include a plurality of switches, each switch coupled to an output of an associated amplifier in the plurality of amplifiers and configured to provide an amplified signal in a first mode and bypass the associated amplifier and provide an associated bypass signal in a second mode. Further, the apparatus may include an output circuit including a plurality of matching circuits, each matching circuit coupled to an associated amplifier in the plurality of amplifiers and an associated switch in the plurality of switches.
    Type: Grant
    Filed: September 6, 2011
    Date of Patent: June 11, 2013
    Assignee: QUALCOMM, Incorporated
    Inventors: Nathan M Pletcher, Aristotele Hadjichristos, Babak Nejati
  • Patent number: 8432237
    Abstract: An output circuit with integrated impedance matching, power combining, and filtering and suitable for use with power amplifiers and other circuits is described. In an exemplary design, an apparatus may include first and second circuits (e.g., power amplifiers) and an output circuit. The first circuit may provide a first single-ended signal and may have a first output impedance. The second circuit may provide a second single-ended signal and may have a second output impedance. The output circuit may include (i) first and second matching circuits that perform output impedance matching and filtering for the first and second circuits, (ii) a combiner (e.g., a summing node) that combines the first and second single-ended signals to obtain a combined single-ended signal, (iii) a third matching circuit that performs impedance matching and filtering for the combined single-ended signal, and (iv) switches to route the single-ended signals to different outputs.
    Type: Grant
    Filed: August 14, 2009
    Date of Patent: April 30, 2013
    Assignee: QUALCOMM, Incorporated
    Inventors: Guy Klemens, Nathan M Pletcher, Babak Nejati, Norman L Frederick, Thomas A Myers
  • Patent number: 8102205
    Abstract: An amplifier module with multiple operating modes is described. In an exemplary design, the amplifier module includes an amplifier (e.g., a power amplifier), a switch, and an output circuit. The amplifier receives and amplifies an input signal and provides an amplified signal in a first mode. The switch is coupled to the output of the amplifier and bypasses the amplifier and provides a bypass signal in a second mode. The output circuit is coupled to the amplifier and the switch. The output circuit performs output impedance matching for the amplifier in the first mode. The output circuit also (i) receives the amplified signal and provides an output signal in the first mode and (ii) receives the bypass signal and provides the output signal in the second mode. The amplifier is enabled in the first mode and disabled in the second mode.
    Type: Grant
    Filed: April 9, 2010
    Date of Patent: January 24, 2012
    Assignee: QUALCOMM, Incorporated
    Inventors: Nathan M Pletcher, Aristotele Hadjichristos, Babak Nejati
  • Publication number: 20110316636
    Abstract: A tunable inter-stage matching circuit that can improve performance is described. In an exemplary design, an apparatus comprises a driver amplifier and a power amplifier. The apparatus may further include an inter-stage matching circuit tunable in discrete steps for matching impedances between the driver amplifier and the power amplifier. The tunable inter-stage matching circuit may include a bank of capacitors, each capacitor of the bank coupled in series with a switch for coupling the capacitor to a ground voltage.
    Type: Application
    Filed: September 6, 2011
    Publication date: December 29, 2011
    Applicant: QUALCOMM INCORPORATED
    Inventors: Yu Zhao, Babak Nejati, Nathan M. Pletcher, Aristotele Hadjichristos
  • Publication number: 20110316637
    Abstract: An amplifier module with multiple operating modes is described. In an exemplary design, an apparatus includes a plurality of amplifiers. The apparatus may also include a plurality of switches, each switch coupled to an output of an associated amplifier in the plurality of amplifiers and configured to provide an amplified signal in a first mode and bypass the associated amplifier and provide an associated bypass signal in a second mode. Further, the apparatus may include an output circuit including a plurality of matching circuits, each matching circuit coupled to an associated amplifier in the plurality of amplifiers and an associated switch in the plurality of switches.
    Type: Application
    Filed: September 6, 2011
    Publication date: December 29, 2011
    Applicant: QUALCOMM INCORPORATED
    Inventors: Nathan M. Pletcher, Aristotele Hadjichristos, Babak Nejati
  • Patent number: 8072272
    Abstract: A tunable inter-stage matching circuit that can improve performance is described. In an exemplary design, an apparatus includes a first active circuit (e.g., a driver amplifier), a second active circuit (e.g., a power amplifier), and a tunable inter-stage matching circuit coupled between the first and second active circuits. The tunable inter-stage matching circuit includes a tunable capacitor that can be varied in discrete steps to adjust impedance matching between the first and second active circuits. In an exemplary design, the tunable capacitor includes (i) a plurality of capacitors coupled in parallel and (ii) a plurality of switches coupled to the plurality of capacitors, one switch for each capacitor. Each switch may be turned on to select an associated capacitor or turned off to unselect the associated capacitor. The tunable capacitor may further include a fixed capacitor coupled in parallel with the plurality of capacitors.
    Type: Grant
    Filed: March 1, 2010
    Date of Patent: December 6, 2011
    Assignee: QUALCOMM, Incorporated
    Inventors: Yu Zhao, Babak Nejati, Nathan M Pletcher, Aristotele Hadjichristos
  • Publication number: 20110043284
    Abstract: Techniques for improving linearity of amplifiers are described. In an exemplary design, an amplifier (e.g., a power amplifier) may include a plurality of transistors coupled in a stack and at least one diode. The plurality of transistors may receive and amplify an input signal and provide an output signal. The at least one diode may be operatively coupled to at least one transistor in the stack. Each diode may provide a variable bias voltage to an associated transistor in the stack. Each diode may have a lower voltage drop across the diode at high input power and may provide a higher bias voltage to the associated transistor at high input power. The at least one transistor may have higher gain at high input power due to the higher bias voltage from the at least one diode. The higher gain may improve the linearity of the amplifier.
    Type: Application
    Filed: February 24, 2010
    Publication date: February 24, 2011
    Applicant: QUALCOMM INCORPORATED
    Inventors: Yu Zhao, Nathan M. Pletcher
  • Publication number: 20110043285
    Abstract: A tunable inter-stage matching circuit that can improve performance is described. In an exemplary design, an apparatus includes a first active circuit (e.g., a driver amplifier), a second active circuit (e.g., a power amplifier), and a tunable inter-stage matching circuit coupled between the first and second active circuits. The tunable inter-stage matching circuit includes a tunable capacitor that can be varied in discrete steps to adjust impedance matching between the first and second active circuits. In an exemplary design, the tunable capacitor includes (i) a plurality of capacitors coupled in parallel and (ii) a plurality of switches coupled to the plurality of capacitors, one switch for each capacitor. Each switch may be turned on to select an associated capacitor or turned off to unselect the associated capacitor. The tunable capacitor may further include a fixed capacitor coupled in parallel with the plurality of capacitors.
    Type: Application
    Filed: March 1, 2010
    Publication date: February 24, 2011
    Applicant: QUALCOMM INCORPORATED
    Inventors: Yu Zhao, Babak Nejati, Nathan M. Pletcher, Aristotele Hadjichristos
  • Publication number: 20110037519
    Abstract: Techniques for reducing distortion and improving linearity of amplifiers are described. In an exemplary design, an apparatus includes a driver amplifier, a variable matching circuit, and a power amplifier. The driver amplifier amplifies a first RF signal and provides a second RF signal. The variable matching circuit receives the second RF signal and provides a third RF signal. The power amplifier amplifies the third RF signal and provides a fourth RF signal. The variable matching circuit matches a fixed impedance at the output of the driver amplifier to a variable impedance at the input of the power amplifier in order to improve the linearity of the amplifiers. In an exemplary design, the power amplifier includes a first transistor (e.g., an NMOS transistor) of a first type, and the variable matching circuit includes a second transistor (e.g., a PMOS transistor) of a second type that is different from the first type.
    Type: Application
    Filed: February 3, 2010
    Publication date: February 17, 2011
    Applicant: QUALCOMM INCORPORATED
    Inventors: Nathan M. Pletcher, Yu Zhao