Patents by Inventor Nathan Y. Moyal

Nathan Y. Moyal has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11029795
    Abstract: A system and method for determining position information. The method includes selecting a column, a first row, and a second row of a capacitive sensor array. The first row and second row intersect with the column of the capacitive sensor array. The method further includes measuring a differential capacitance between the first row and the second row and utilizing the differential capacitance in determining a location of an object proximate to the capacitive sensor array.
    Type: Grant
    Filed: July 12, 2019
    Date of Patent: June 8, 2021
    Assignee: Cypress Semiconductor Corporation
    Inventors: Nathan Y. Moyal, Dana Jon Olson
  • Publication number: 20200012365
    Abstract: A system and method for determining position information. The method includes selecting a column, a first row, and a second row of a capacitive sensor array. The first row and second row intersect with the column of the capacitive sensor array. The method further includes measuring a differential capacitance between the first row and the second row and utilizing the differential capacitance in determining a location of an object proximate to the capacitive sensor array.
    Type: Application
    Filed: July 12, 2019
    Publication date: January 9, 2020
    Applicant: Cypress Semiconductor Corporation
    Inventors: Nathan Y. Moyal, Dana Jon Olson
  • Patent number: 10386969
    Abstract: A system and method for determining position information. The method includes selecting a column, a first row, and a second row of a capacitive sensor array. The first row and second row intersect with the column of the capacitive sensor array. The method further includes measuring a differential capacitance between the first row and the second row and utilizing the differential capacitance in determining a location of an object proximate to the capacitive sensor array.
    Type: Grant
    Filed: November 7, 2012
    Date of Patent: August 20, 2019
    Assignee: Cypress Semiconductor Corporation
    Inventors: Nathan Y. Moyal, Dana Jon Olson
  • Publication number: 20150346873
    Abstract: An apparatus is provided. The apparatus comprises a second layer disposed over a first layer. Each of the first and second layers have a set of detection electrodes that are spaced apart and electrically isolated from one another and an associated set of interleavers. Each interleaver is located between adjacent detection electrodes from its associated the set of detection electrodes, and each set of interleavers also includes a pair of complementary interleaving electrodes coupled to those that are electrically coupled to the adjacent detection electrodes from its associated set of detection electrodes. The detection electrodes and interleaving electrodes are also substantially transparent to visible spectrum light.
    Type: Application
    Filed: August 4, 2015
    Publication date: December 3, 2015
    Inventors: Nathan Y. Moyal, Tao Peng, Jerry L. Doorenbos, Ronald F. Cormier
  • Patent number: 9128571
    Abstract: An apparatus is provided. The apparatus comprises a second layer disposed over a first layer. Each of the first and second layers have a set of detection electrodes that are spaced apart and electrically isolated from one another and an associated set of interleavers. Each interleaver is located between adjacent detection electrodes from its associated the set of detection electrodes, and each set of interleavers also includes a pair of complementary interleaving electrodes coupled to those that are electrically coupled to the adjacent detection electrodes from its associated set of detection electrodes. The detection electrodes and interleaving electrodes are also substantially transparent to visible spectrum light.
    Type: Grant
    Filed: July 23, 2012
    Date of Patent: September 8, 2015
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Nathan Y. Moyal, Tao Peng, Jerry L. Doorenbos, Ronald F. Cormier
  • Publication number: 20140022199
    Abstract: An apparatus is provided. A substrate and a cover plate are provided. A sensor layer is formed on at least one of the substrate and the cover plate. The sensor layer includes a plurality of row electrodes and a plurality of column electrodes interleaved with the plurality of row electrodes, where each row electrode and each column electrode is formed of a plurality of stair-stepped diamonds. An insulator is also included so as to electrically isolate the plurality of row electrodes and the plurality of column electrodes, where the insulator is substantially transparent to visible spectrum light. A bridge layer is also formed over the sensor layer and having a plurality of bridges, where each bridge is coupled between two adjacent stair-stepped diamonds from at least one of the column electrodes or the row electrodes.
    Type: Application
    Filed: July 19, 2012
    Publication date: January 23, 2014
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Tao Peng, Nathan Y. Moyal, Jackson Ai
  • Publication number: 20140022200
    Abstract: An apparatus is provided. The apparatus comprises a second layer disposed over a first layer. Each of the first and second layers have a set of detection electrodes that are spaced apart and electrically isolated from one another and an associated set of interleavers. Each interleaver is located between adjacent detection electrodes from its associated the set of detection electrodes, and each set of interleavers also includes a pair of complementary interleaving electrodes coupled to those that are electrically coupled to the adjacent detection electrodes from its associated set of detection electrodes. The detection electrodes and interleaving electrodes are also substantially transparent to visible spectrum light.
    Type: Application
    Filed: July 23, 2012
    Publication date: January 23, 2014
    Applicant: Texas Instruments Incorporated
    Inventors: Nathan Y. Moyal, Tao Peng, Jerry L. Doorenbos
  • Patent number: 6952122
    Abstract: An integrated circuit may be initialized by determining that the supply voltage is ramping up and resetting logic in the integrated circuit to a predetermined initial state using a reset signal. After the logic is determined to be in its initial state and the supply voltage is established, the reset signal may be latched off. A pulse generator includes circuits that prevent the pulse generator from being reactivated until after a power cycle.
    Type: Grant
    Filed: September 28, 2001
    Date of Patent: October 4, 2005
    Assignee: Intel Corporation
    Inventor: Nathan Y. Moyal
  • Patent number: 6744323
    Abstract: An apparatus comprising a phase lock loop (PLL) and a lock circuit. The PLL may be configured to multiply an input frequency in response to a lock signal. The lock circuit may be configured to generate the lock signal. The PLL may also be configured to select a reference frequency as (i) the input frequency when in a first mode and (ii) a divided frequency of the input frequency when in a second mode.
    Type: Grant
    Filed: August 30, 2001
    Date of Patent: June 1, 2004
    Assignee: Cypress Semiconductor Corp.
    Inventors: Nathan Y. Moyal, Mark R. Gehring, Russell Moen, Lawrence Ragan
  • Patent number: 6704381
    Abstract: An apparatus comprising a first circuit and a second circuit. The first circuit may be configured to generate (i) a first reference signal in response to a pump-up signal and (ii) a second reference signal in response to a pump-down signal. The second circuit may be configured to generate (a) a first control signal in response to (i) the pump-up signal and (ii) the second reference signal and (b) a second control signal in response to (i) the pump-down signal and (ii) the first reference signal.
    Type: Grant
    Filed: September 17, 1999
    Date of Patent: March 9, 2004
    Assignee: Cypress Semiconductor Corp.
    Inventors: Nathan Y. Moyal, Bertrand J. Williams, Mark Marlett, Steve Meyers
  • Patent number: 6680632
    Abstract: An apparatus comprising a voltage controlled oscillator (VCO) within a phase lock loop (PLL) that may be configured to generate an output signal in response to (i) a low gain control input and (ii) a high gain control input. The low gain control input and the high gain control input are generally both active.
    Type: Grant
    Filed: February 26, 2002
    Date of Patent: January 20, 2004
    Assignee: Cypress Semiconductor Corp.
    Inventors: Steven Meyers, Nathan Y. Moyal
  • Patent number: 6661264
    Abstract: An integrated circuit may be initialized by determining that the supply voltage is ramping up and resetting logic in the integrated circuit to a predetermined initial state using a reset signal. After the logic is determined to be in its initial state and the supply voltage is established, the reset signal may be latched off.
    Type: Grant
    Filed: September 28, 2001
    Date of Patent: December 9, 2003
    Assignee: Intel Corporation
    Inventors: Nathan Y. Moyal, James R. Feddeler, Michael Kent, Raha K. Prasun
  • Publication number: 20030062933
    Abstract: An integrated circuit may be initialized by determining that the supply voltage is ramping up and resetting logic in the integrated circuit to a predetermined initial state using a reset signal. After the logic is determined to be in its initial state and the supply voltage is established, the reset signal may be latched off. A pulse generator includes circuits that prevent the pulse generator from being reactivated until after a power cycle.
    Type: Application
    Filed: September 28, 2001
    Publication date: April 3, 2003
    Inventor: Nathan Y. Moyal
  • Publication number: 20030062934
    Abstract: An integrated circuit may be initialized by determining that the supply voltage is ramping up and resetting logic in the integrated circuit to a predetermined initial state using a reset signal. After the logic is determined to be in its initial state and the supply voltage is established, the reset signal may be latched off.
    Type: Application
    Filed: September 28, 2001
    Publication date: April 3, 2003
    Inventors: Nathan Y. Moyal, James R. Feddeler, Michael Kent, Raha K. Prasun
  • Patent number: 6472915
    Abstract: An apparatus comprising a phase lock loop (PLL) and a charge pump. The PLL may be configured to generate an output signal in response to an input signal. The charge pump may be configured within the PLL and be configured to (i) pump-up the input signal, (ii) pump-down the input signal or (iii) enter tri-state in response to a control signal.
    Type: Grant
    Filed: September 19, 2001
    Date of Patent: October 29, 2002
    Assignee: Cypress Semiconductor Corp.
    Inventors: Nathan Y. Moyal, Steven Meyers
  • Patent number: 6385265
    Abstract: A circuit and method comprising a charge pump having a first and a second differential element. The charge pump may be configured to generate a first and a second output signal in response to the first and second differential elements. The first differential element may comprise (i) a first unity gain buffer and (ii) a first and a second transistor pair configured to receive a first and second control signal. The second differential element may comprise (i) a second unity gain buffer and (ii) a third and a fourth transistor pair configured to receive the first and second control signals. The first and second unity gain buffers may stabilize the source nodes of each of the transistors pairs.
    Type: Grant
    Filed: August 4, 1998
    Date of Patent: May 7, 2002
    Assignee: Cypress Semiconductor Corp.
    Inventors: Michael L. Duffy, Bertrand J. Williams, Phillip J. Kruczkowski, Jaideep Prakash, Nathan Y. Moyal
  • Patent number: 6377128
    Abstract: An apparatus comprising a first circuit and a second circuit. The first circuit may be configured to generate a plurality of clock signals each in response to (i) one or more control inputs and (ii) one or more of a plurality of phase timing elements. The second circuit may be configured to generate the plurality of phase timing elements.
    Type: Grant
    Filed: September 28, 2001
    Date of Patent: April 23, 2002
    Assignee: Cypress Semiconductor Corp.
    Inventors: Nathan Y. Moyal, Mark Marlett
  • Patent number: 6329840
    Abstract: A circuit comprising a first and a second circuit. The first circuit may be configured to generate a first control signal and a second control signal in response to (i) a first input signal and (ii) an enable signal. The first control signal generally matches the second control signal. The second circuit may be configured to generate a third control signal and a fourth control signal in response to (i) a second input signal and (ii) the enable signal. The third control signal generally matches the fourth control signal.
    Type: Grant
    Filed: December 9, 1999
    Date of Patent: December 11, 2001
    Assignee: Cypress Semiconductor Corp.
    Inventor: Nathan Y. Moyal
  • Patent number: 6326853
    Abstract: An apparatus comprising a first circuit and a second circuit. The first circuit may be configured to generate a plurality of clock signals each in response to (i) one or more control inputs and (ii) one or more of a plurality of phase timing elements. The second circuit may be configured to generate the plurality of phase timing elements.
    Type: Grant
    Filed: August 26, 1999
    Date of Patent: December 4, 2001
    Assignee: Cypress Semiconductor Corp
    Inventors: Nathan Y. Moyal, Mark Marlett
  • Patent number: 6312964
    Abstract: A method of testing an integrated circuit having a layout structure which includes a plurality of branch structures, the method comprising the steps of: (A) generating a control current in response to an input reference; (B) establishing a respective branch current through each of the plurality of branch structures when a process bias supports fabrication of a respective predetermined dimension associated with the branch structures; and (C) generating, in response to the branch currents, an output indicative of the process bias obtained during fabrication of the layout structure.
    Type: Grant
    Filed: August 25, 2000
    Date of Patent: November 6, 2001
    Assignee: Cypress Semiconductor Corp.
    Inventor: Nathan Y. Moyal