Patents by Inventor Norbert Rehm

Norbert Rehm has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6920059
    Abstract: A method for reducing noise coupling in a memory array is disclosed. The memory array includes a plurality memory cells interconnected by wordlines, bitlines, and platelines. The memory cells are arranged in columns having first and second bitlines coupled to a sense amplifier. During a memory access, at least adjacent bitlines pairs are not activated. The selected bitline pair or pairs are provided with a plateline pulse.
    Type: Grant
    Filed: November 29, 2002
    Date of Patent: July 19, 2005
    Assignees: Infineon Technologies Aktiengesellschaft, Kabushiki Kaisha Toshiba
    Inventors: Michael Jacob, Thomas Roehr, Norbert Rehm, Daisaburo Takashima
  • Patent number: 6906969
    Abstract: A redundancy unit includes first and second fuse blocks for programming the redundancy element. One fuse block has laser blowable fuses and the other electrical fuses. The redundancy unit can be programmed by either one of the fuse blocks, enabling the redundancy unit to able to be used for defects identified before packaging and as well as after.
    Type: Grant
    Filed: September 24, 2002
    Date of Patent: June 14, 2005
    Assignees: Infineon Technologies Aktiengesellschaft, Kabushiki Kaisha Toshiba
    Inventors: Thomas Roehr, Hans-Oliver Joachim, Norbert Rehm, Tadashi Miyakawa
  • Patent number: 6903959
    Abstract: A memory IC having improved sensing during reads is disclosed. The IC includes the use of first and second reference voltages for sensing to compensate for asymmetry that exists between cells on bitline true and bitline complement. The first reference voltage is used for sensing a cell on bitline true while the second reference voltage is used for sensing a cell on bitline complement.
    Type: Grant
    Filed: September 24, 2002
    Date of Patent: June 7, 2005
    Assignee: Infineon Technologies Aktiengesellschaft
    Inventors: Thomas Roehr, Hans-Oliver Joachim, Joerg Wohlfahrt, Norbert Rehm
  • Publication number: 20050063212
    Abstract: A semiconductor memory comprises a first capacitor for storing digital data connecting a cell plate line to a first bit-line through a first select transistor. The first select transistor is activated through a connection to a word line. At least one reference capacitor provides a reference voltage to a reference bit-line. A sense amplifier connected to the first and reference bit-lines measures a differential read signal on the first and reference bit-lines. A toggle flip flop alternately changes the polarization of charge stored on the reference capacitors.
    Type: Application
    Filed: September 18, 2003
    Publication date: March 24, 2005
    Inventors: Michael Jacob, Norbert Rehm, Hans-Oliver Joachim, Joerg Wohlfahrt
  • Publication number: 20050047189
    Abstract: The present invention includes a ferro fuse cell comprising a ferroelectric storage capacitor electrically connected to a plate on one side and to a sense amplifier on the other side. A ferroelectric measurement capacitor is electrically connected between the ferroelectric storage capacitor and the sense amplifier.
    Type: Application
    Filed: August 29, 2003
    Publication date: March 3, 2005
    Inventors: Roehr Thomas, Hans-Oliver Joachim, Norbert Rehm
  • Patent number: 6856560
    Abstract: An improved redundancy scheme for chained memory architecture is disclosed. The redundancy scheme comprises including redundant cells as part of the memory chain. As such, a redundant cell is used to repair a defective cell within the chain. This eliminates the need in conventional chained architecture to replace the whole memory block when there is a defective cell.
    Type: Grant
    Filed: April 26, 2002
    Date of Patent: February 15, 2005
    Assignee: Infineon Technologies Aktiengesellschaft
    Inventors: Norbert Rehm, Hans-Oliver Joachim, Thomas Roehr, Joerg W. Wohlfahrt
  • Publication number: 20050033541
    Abstract: A memory cell signal window testing apparatus 101 and method for testing the signal window of a memory are disclosed. First data is written to a memory cell during a write cycle. A low cell signal is read from the memory cell during a first read cycle. A comparison is made between the low signal and a low reference signal. The result of the comparison is stored in a first storage register. Second data is then written to the memory cell during a write cycle. A high cell signal is read from the memory cell during a second read cycle. A comparison is made between the high cell signal and a high reference signal. The result of the comparison is stored in a second storage register. The results in the first and second storage registers are compared and an output is provided indicating that the memory cell has failed the test if the comparison shows that both the low cell signal is higher than the low reference signal and the high cell signal is lower than the high reference signal.
    Type: Application
    Filed: August 6, 2003
    Publication date: February 10, 2005
    Inventors: Norbert Rehm, Hans-Oliver Joachim, Michael Jacob, Joerg Wohlfahrt
  • Publication number: 20040105293
    Abstract: A method for reducing noise coupling in a memory array is disclosed. The memory array includes a plurality memory cells interconnected by wordlines, bitlines, and platelines. The memory cells are arranged in columns having first and second bitlines coupled to a sense amplifier. During a memory access, at least adjacent bitlines pairs are not activated. The selected bitline pair or pairs are provided with a plateline pulse.
    Type: Application
    Filed: November 29, 2002
    Publication date: June 3, 2004
    Inventors: Michael Jacob, Thomas Roehr, Norbert Rehm, Daisaburo Takashima
  • Patent number: 6731529
    Abstract: A memory chain with capacitors having different capacitances, depending on the location of the memory cell within the chain, is described. Varying the capacitances of the capacitors advantageously enables an effective capacitance for all memory cells within the chain to be about the same.
    Type: Grant
    Filed: June 4, 2002
    Date of Patent: May 4, 2004
    Assignees: Infineon Technologies Aktiengesellschaft, Kabushiki Kaisha Toshiba
    Inventors: Michael Jacob, Joerg Wohlfahrt, Norbert Rehm, Daisaburo Takashima
  • Publication number: 20040057275
    Abstract: A memory IC having improved sensing during reads is disclosed. The IC includes the use of first and second reference voltages for sensing to compensate for asymmetry that exists between cells on bitline true and bitline complement. The first reference voltage is used for sensing a cell on bitline true while the second reference voltage is used for sensing a cell on bitline complement.
    Type: Application
    Filed: September 24, 2002
    Publication date: March 25, 2004
    Inventors: Thomas Roehr, Hans-Oliver Joachim, Joerg Wohlfahrt, Norbert Rehm
  • Publication number: 20040057293
    Abstract: A redundancy unit comprising first and second fuse blocks for programming the redundancy element is disclosed. One fuse block has laser blowable fuses and the other electrical fuses. The redundancy unit can be programmed by either one of the fuse blocks, enabling the redundancy unit to able to be used for defects identified before packaging and as well as after.
    Type: Application
    Filed: September 24, 2002
    Publication date: March 25, 2004
    Inventors: Thomas Roehr, Hans-Oliver Joachim, Norbert Rehm, Tadashi Miyakawa
  • Publication number: 20040057273
    Abstract: The present invention describes an information recorder which is integrated into an IC, such as ferroelectric RAM device. The recorder counts desired events, such as memory accesses or length of time powered up and stores such information in a latch. The information can be retrieved from the latch to assist in failure analysis and device characterization.
    Type: Application
    Filed: September 24, 2002
    Publication date: March 25, 2004
    Inventors: Michael Klaus Jacob, Joerg Wilfried Wohlfahrt, Norbert Rehm, Hans-Oliver Joachim
  • Patent number: 6707699
    Abstract: The present invention describes an information recorder which is integrated into an IC, such as ferroelectric RAM device. The recorder counts desired events, such as memory accesses or length of time powered up and stores such information in a latch. The information can be retrieved from the latch to assist in failure analysis and device characterization.
    Type: Grant
    Filed: September 24, 2002
    Date of Patent: March 16, 2004
    Assignee: Infineon Technologies Aktiengesellschaft
    Inventors: Michael Klaus Jacob, Joerg Wilfried Wohlfahrt, Norbert Rehm, Hans-Oliver Joachim
  • Patent number: 6687171
    Abstract: An improved redundancy scheme for a memory matrix is disclosed. The memory matrix a plurality of memory cells interconnected in first and second directions. The memory cells are grouped into memory elements. A redundant memory element having a plurality of redundant memory cells is provided. The redundant memory element is segmented into R sections in the first direction, wherein R is a whole number greater to or equal to 2. By segmenting the redundant element into R sections, it can be used to repair defects in up to R different memory elements.
    Type: Grant
    Filed: April 26, 2002
    Date of Patent: February 3, 2004
    Assignee: Infineon Technologies Aktiengesellschaft
    Inventors: Norbert Rehm, Thomas Roehr
  • Publication number: 20030223263
    Abstract: A memory chain with capacitors having different capacitances, depending on the location of the memory cell within the chain, is described. Varying the capacitances of the capacitors advantageously enables an effective capacitance for all memory cells within the chain to be about the same.
    Type: Application
    Filed: June 4, 2002
    Publication date: December 4, 2003
    Inventors: Michael Jacob, Joerg Wohlfahrt, Norbert Rehm, Daisaburo Takashima
  • Publication number: 20030202386
    Abstract: An improved redundancy scheme for chained memory architecture is disclosed. The redundancy scheme comprises including redundant cells as part of the memory chain. As such, a redundant cell is used to repair a defective cell within the chain. This eliminates the need in conventional chained architecture to replace the whole memory block when there is a defective cell.
    Type: Application
    Filed: April 26, 2002
    Publication date: October 30, 2003
    Inventors: Norbert Rehm, Hans-Oliver Joachim, Thomas Roehr, Joerg W. Wohlfahrt
  • Publication number: 20030202387
    Abstract: An improved redundancy scheme for a memory matrix is disclosed. The memory matrix a plurality of memory cells interconnected in first and second directions. The memory cells are grouped into memory elements. A redundant memory element having a plurality of redundant memory cells is provided. The redundant memory element is segmented into R sections in the first direction, wherein R is a whole number greater to or equal to 2. By segmenting the redundant element into R sections, it can be used to repair defects in up to R different memory elements.
    Type: Application
    Filed: April 26, 2002
    Publication date: October 30, 2003
    Inventors: Norbert Rehm, Thomas Roehr
  • Patent number: 6639824
    Abstract: An IC with memory cells arranged in groups is described. The memory cells, for example, are ferroelectric memory cells. The IC includes a variable voltage generator (VVG) for generating an output voltage having a different voltage level depending on a location of an addressed memory cell within the memory group is provided. By providing different voltage levels for reads and/or writes, signal loss caused by capacitances which is dependent on the location of the memory cell within the group can be avoided. This improves read and/or write operations in series memory architectures.
    Type: Grant
    Filed: September 19, 2002
    Date of Patent: October 28, 2003
    Assignee: Infineon Technologies Aktiengesellschaft
    Inventors: Joerg Wohlfahrt, Norbert Rehm, Michael Jacob, Thomas Roehr