Patents by Inventor Olivier Ory

Olivier Ory has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200321330
    Abstract: A semiconductor substrate of a first conductivity type is coated with a semiconductor layer of a second conductivity type. A buried region of the second conductivity type is formed an interface between the semiconductor substrate and the semiconductor layer. First and second wells of the first conductivity type are provided in the semiconductor layer. A second region of the second conductivity type is formed in the first well. A third region of the second conductivity type is formed in the second well. The first well, the semiconducting layer, the second well and the third region form a first lateral thyristor. The second well, the semiconductor layer, the first well and the second region form a second lateral thyristor. The buried region and semiconductor substrate form a zener diode which sets the trigger voltage for the lateral thyristors.
    Type: Application
    Filed: March 30, 2020
    Publication date: October 8, 2020
    Applicant: STMicroelectronics (Tours) SAS
    Inventors: Eric LACONDE, Olivier ORY
  • Publication number: 20200321329
    Abstract: A device of protection against electrostatic discharges is formed in a semiconductor substrate of a first conductivity type that is coated with a semiconductor layer of a second conductivity type. A buried region of the second conductivity type is positioned at an interface between the semiconductor substrate and the semiconductor layer. First and second wells of the first conductivity type are formed in the semiconductor layer and a region of the second conductivity type is formed in the second well. A stop channel region of the second conductivity type is provided in the semiconductor layer to laterally separating the first well from the second well, where no contact is present between this stop channel region and either of the first and second wells.
    Type: Application
    Filed: March 30, 2020
    Publication date: October 8, 2020
    Applicant: STMicroelectronics (Tours) SAS
    Inventors: Eric LACONDE, Olivier ORY
  • Publication number: 20200273767
    Abstract: A device comprising a semiconductor substrate, an electrically-conductive layer covering the substrate, and an insulating sheath, the conductive layer being in contact with the insulating sheath on the side opposite to the substrate.
    Type: Application
    Filed: February 26, 2020
    Publication date: August 27, 2020
    Inventor: Olivier ORY
  • Publication number: 20200075445
    Abstract: The invention concerns a device comprising a support, an electrically-conductive layer covering the support, a semiconductor substrate on the conductive layer, and an insulating casing.
    Type: Application
    Filed: August 27, 2019
    Publication date: March 5, 2020
    Inventors: Olivier ORY, Romain JAILLET
  • Publication number: 20170084482
    Abstract: A surface-mount chip is formed by a silicon substrate having a front surface and a side. The chip includes a metallization intended to be soldered to an external device. The metallization has a first portion covering at least a portion of the front surface of the substrate and a second portion covering at least a portion of the side of the substrate. A porous silicon region is included in the substrate to separating the second portion of the metallization from the rest of the substrate.
    Type: Application
    Filed: December 2, 2016
    Publication date: March 23, 2017
    Applicant: STMicroelectronics (Tours) SAS
    Inventor: Olivier Ory
  • Patent number: 9543247
    Abstract: A surface-mount chip is formed by a silicon substrate having a front surface and a side. The chip includes a metallization intended to be soldered to an external device. The metallization has a first portion covering at least a portion of the front surface of the substrate and a second portion covering at least a portion of the side of the substrate. A porous silicon region is included in the substrate to separating the second portion of the metallization from the rest of the substrate.
    Type: Grant
    Filed: February 23, 2016
    Date of Patent: January 10, 2017
    Assignee: STMicroelectronics (Tours) SAS
    Inventor: Olivier Ory
  • Patent number: 8953290
    Abstract: A device for protecting an integrated circuit against overvoltages, the device being formed inside and on top of a semiconductor substrate of a first conductivity type and including: a capacitor including a well of the second conductivity type penetrating into the substrate and trenches with insulated walls formed in the well and filled with a conductive material; and a zener diode formed by the junction between the substrate and the well.
    Type: Grant
    Filed: July 31, 2013
    Date of Patent: February 10, 2015
    Assignee: STMicroelectronics (Tours) SAS
    Inventors: Olivier Ory, Eric Laconde
  • Publication number: 20140036399
    Abstract: A device for protecting an integrated circuit against overvoltages, the device being formed inside and on top of a semiconductor substrate of a first conductivity type and including: a capacitor including a well of the second conductivity type penetrating into the substrate and trenches with insulated walls formed in the well and filled with a conductive material; and a zener diode formed by the junction between the substrate and the well.
    Type: Application
    Filed: July 31, 2013
    Publication date: February 6, 2014
    Applicant: STMicroelectronics (Tours) SAS
    Inventors: Olivier Ory, Eric Laconde
  • Publication number: 20140035132
    Abstract: A surface mount chip including, on the side of a surface, first and second pads of connection to an external device, wherein, in top view, the first pad has an elongated general shape, and the second pad is a point-shaped pad which is not aligned with the first pad.
    Type: Application
    Filed: July 31, 2013
    Publication date: February 6, 2014
    Applicants: Universite Francois Rabelais, STMicroelectronics (Tours) SAS
    Inventors: Olivier Ory, Cedric Le Coq