Patents by Inventor Patrick Peter

Patrick Peter has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8510534
    Abstract: A scalar/vector processor includes a plurality of functional units (252, 260, 262, 264, 266, 268, 270). At least one of the functional units includes a vector section (210) for operating on at least one vector and a scalar section (220) for operating on at least one scalar. The vector section and scalar section of the functional unit co-operate by the scalar section being arranged to provide and/or consume at least one scalar required by and/or supplied by the vector section of the functional unit.
    Type: Grant
    Filed: May 22, 2003
    Date of Patent: August 13, 2013
    Assignee: ST-Ericsson SA
    Inventors: Cornelis Hermanus Van Berkel, Patrick Peter Elizabeth Meuwissen, Nur Engin
  • Patent number: 8448107
    Abstract: This disclosure describes a method for accomplishing sequential logical equivalence verification using a hierarchical piecewise approach. Initially, the method provides a reference semiconductor design and a second semiconductor design with logic edits relative to it. The method submits both to formal verification to check the reference design against the second semiconductor design with all edits disabled 200. The semiconductor design is partitioned 202 and associated input constraints 204. The edits are further grouped 206 and ordered 208. The invention also discovers a set of dependencies of the logic edits 210 and checks that the ordering of groups obeys the dependencies 212. Each group of edits is further submitted to formal verification 214 and any input constraints assumed for any partitions are verified in their enclosing partition 216. Finally, the method reports success if formal verification succeeds on each group of logic edits and on each set of input constraints 218.
    Type: Grant
    Filed: July 8, 2009
    Date of Patent: May 21, 2013
    Assignee: Apple Inc.
    Inventors: Nathan Francis Sheeley, Mark H. Nodine, Nicolas Xavier Pena, Irfan Waheed, Patrick Peters, Adrian J. Isles
  • Patent number: 8240854
    Abstract: An autostereoscopic display device includes a reflection layer for reflecting at least a portion of incident light, a polarization conversion layer arranged over the reflection layer, and an array of lenticular elements arranged over at least a portion of the polarization conversion layer and including a birefringent material. Light having a first state of polarization is configured to pass through the lenticular element array without substantial lenticular element focusing, where the polarization state is transformed by the polarization conversion layer such that the reflected light has a second state of polarization. Light having the second polarization state passes through the lenticular element array with the lenticular element focusing to provide multiple views to different viewing locations.
    Type: Grant
    Filed: December 12, 2007
    Date of Patent: August 14, 2012
    Assignee: Koninlijke Philips Electronics N.V.
    Inventors: Marcellinus Petrus Carolus Michael Krijn, Patrick Peter Elizabeth Meuwissen, Hans Zuidema, Willem Lubertus Ijzerman, Siebe Tjerk De Zwart, Oscar Hendrikus Willemsen
  • Patent number: 8115345
    Abstract: A low-EMI switched circuit comprises two or more switches, wherein impedance transitions of the switches are overlapped and the overlap is varied using variable switch timing based on an output power level of the switched circuit. The variable timing results in a variable impedance overlap between the switches. In one example, when one switch turns off (begins a low to high impedance transition) and a second switch turns on (begins a high to low impedance transition), a greater timing delay in beginning the second switch's transition results in a higher switch impedance overlap than a shorter delay does. If the variable timing is based on output power of the switched circuit, the variable delay can operate to reduce fly-back voltages at high power output levels and reduce shoot-through current at lower power levels, reducing EMI and quiescent current of the switched circuit.
    Type: Grant
    Filed: September 28, 2009
    Date of Patent: February 14, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Patrick Peter Siniscalchi, Richard Knight Hester
  • Publication number: 20110214096
    Abstract: This disclosure describes a method for accomplishing sequential logical equivalence verification using a hierarchical piecewise approach. Initially, the method provides a reference semiconductor design and a second semiconductor design with logic edits relative to it. The method submits both to formal verification to check the reference design against the second semiconductor design with all edits disabled 200. The semiconductor design is partitioned 202 and associated input constraints 204. The edits are further grouped 206 and ordered 208. The invention also discovers a set of dependencies of the logic edits 210 and checks that the ordering of groups obeys the dependencies 212. Each group of edits is further submitted to formal verification 214 and any input constraints assumed for any partitions are verified in their enclosing partition 216. Finally, the method reports success if formal verification succeeds on each group of logic edits and on each set of input constraints 218.
    Type: Application
    Filed: July 8, 2009
    Publication date: September 1, 2011
    Applicant: INTRINSITY, INC.
    Inventors: Nathan Francis Sheeley, Mark H. Nodine, Nicolas Xavier Pena, Irfan Waheed, Patrick Peters, Adrian J. Isles
  • Publication number: 20110074223
    Abstract: A low-EMI switched circuit comprises two or more switches, wherein impedance transitions of the switches are overlapped and the overlap is varied using variable switch timing based on an output power level of the switched circuit. The variable timing results in a variable impedance overlap between the switches. In one example, when one switch turns off (begins a low to high impedance transition) and a second switch turns on (begins a high to low impedance transition), a greater timing delay in beginning the second switch's transition results in a higher switch impedance overlap than a shorter delay does. If the variable timing is based on output power of the switched circuit, the variable delay can operate to reduce fly-back voltages at high power output levels and reduce shoot-through current at lower power levels, reducing EMI and quiescent current of the switched circuit.
    Type: Application
    Filed: September 28, 2009
    Publication date: March 31, 2011
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Patrick Peter Siniscalchi, Richard Knight Hester
  • Patent number: 7797493
    Abstract: The present invention relates to a data processing device (10) comprising a processing unit (12) and a memory unit (14), and to a method for controlling operation of a memory unit (14) of a data processing device. The memory unit (14) comprises a main memory (16), a low- level cache memory (20.2), which is directly connected to the processing unit (12) and adapted to hold all pixels of a currently active sliding search area for reading access by the processing unit (12), a high-level cache memory (18), which is connected between the low-level cache memory and the frame memory, and a first pre-fetch buffer (20.1), which is connected between the high-level cache memory and the low- level cache memory and which is adapted to hold one search-area column or one search-area line of pixel blocks, depending on the scan direction and scan order followed by the processing unit. Reading and fetching functionalities are decoupled in the memory unit (14).
    Type: Grant
    Filed: February 13, 2006
    Date of Patent: September 14, 2010
    Assignee: Koninklijke Philips Electronics N.V.
    Inventors: Harm Johannes Antonius Maria Peters, Ramanathan Sethuraman, Gerard Veldman, Patrick Peter Elizabeth Meuwissen
  • Patent number: 7746123
    Abstract: Various apparatuses, methods and systems for switched mode electronic circuits with reduced EMI are disclosed herein. For example, some embodiments of the present invention provide apparatuses including a power supply, an output, and a composite switch connected between the power supply and the output. The composite switch includes a plurality of transistors connected in parallel, a switch closing delay line having a plurality of switch closing outputs each connected to a control input of one of the plurality of transistors, and a switch opening delay line having a plurality of switch opening outputs each connected to one of the plurality of switch closing outputs. The switch closing delay line and switch opening delay line are connected in an order that opens the plurality of transistors in a staggered order in time and closes the plurality of transistors in a reverse staggered order in time.
    Type: Grant
    Filed: September 9, 2008
    Date of Patent: June 29, 2010
    Assignee: Texas Instruments Incorporated
    Inventors: Richard Knight Hester, Patrick Peter Siniscalchi
  • Patent number: 7694078
    Abstract: An array of data values, such as an image of pixel values, is stored in a main memory (12). A processing operation is performed using the pixel values. The processing operation defines time points of movement of a multidimensional region (20, 22) of locations in the image. Pixel values from inside and around the region are cached for processing. At least when a cache miss occurs for a pixel value from outside the region, cache replacement of data in cache locations (142) is performed. Locations that store pixel data for locations in the image outside the region (20, 22) are selected for replacement, selectively exempting from replacement cache locations (142) that store pixel data locations in the image inside the region. In embodiments, different types of cache structure are used for caching data values inside and outside the region. In an embodiment the cache locations for pixel data inside the regions support a higher level of output parallelism than the cache locations for pixel data around the region.
    Type: Grant
    Filed: April 21, 2005
    Date of Patent: April 6, 2010
    Assignee: Silicon Hive B.V.
    Inventors: Ramanathan Setheraman, Aleksandar Beric, Carlos Antonio Alba Pinto, Harm Johannes Antonius Maria Peters, Patrick Peter Elizabeth Meuwissen, Srinivasan Balakrishnan, Gerard Veldman
  • Patent number: 7684832
    Abstract: To achieve a shortening of the initial synchronization time and/or extension of the stand-by time with a method of connecting an UMTS mobile radio to a network, the UMTS mobile radio receives and stored in one or more time-limited RF receive windows the signals that are subsequently evaluated when the HF receiver is switched off.
    Type: Grant
    Filed: May 19, 2003
    Date of Patent: March 23, 2010
    Assignee: ST-Ericsson SA
    Inventors: Frank Heinle, Axel Hertwig, Cornelis Hermanus Van Berkel, Patrick Peter Elizabeth Meuwissen
  • Publication number: 20100060340
    Abstract: Various apparatuses, methods and systems for switched mode electronic circuits with reduced EMI are disclosed herein. For example, some embodiments of the present invention provide apparatuses including a power supply, an output, and a composite switch connected between the power supply and the output. The composite switch includes a plurality of transistors connected in parallel, a switch closing delay line having a plurality of switch closing outputs each connected to a control input of one of the plurality of transistors, and a switch opening delay line having a plurality of switch opening outputs each connected to one of the plurality of switch closing outputs. The switch closing delay line and switch opening delay line are connected in an order that opens the plurality of transistors in a staggered order in time and closes the plurality of transistors in a reverse staggered order in time.
    Type: Application
    Filed: September 9, 2008
    Publication date: March 11, 2010
    Inventors: Richard Knight Hester, Patrick Peter Siniscalchi
  • Publication number: 20100032378
    Abstract: According to the invention there is provided a tertiary effluent treatment process for reducing the phosphate levels in effluent. The process comprises the steps of delivering effluent from a wastewater treatment plant to a primary filter, delivering the filtered effluent to a series of two or more phosphate removal filters, delivering the filtered phosphate-depleted effluent to a treated water tank as treated water, delivering the filtered phosphate-depleted effluent from the treated water tank to a discharge tank as treated water; and, discharging the treated water from the discharge tank as required. Each phosphate removal filter comprises a plurality of polymer-based beads having nano-particles of iron oxide coated thereon. The advantage of using a series of two or more phosphate removal filters is that the process can deliver a final effluent containing specific pre-determined levels of phosphate that may be as low as 0.01 mg/L of effluent, but will in all cases be below 1 mg/L.
    Type: Application
    Filed: July 2, 2009
    Publication date: February 11, 2010
    Inventors: Philip Patrick Peter O'Brien, Owen Thomas Leonard
  • Publication number: 20100033680
    Abstract: An autostereoscopic display device comprises a reflection layer for reflecting at least a portion of incident light, a polarization conversion layer arranged over the reflection layer, and an array of lenticular elements arranged over at least a portion of the polarization conversion layer and including a birefringent material. Light having a first state of polarization is arranged to pass through the lenticular element array without substantial lenticular element focusing, wherein the polarization state is transformed by the polarization conversion layer such that the reflected light has a second state of polarization arranged to pass through the lenticular element array with lenticular element focusing to provide multiple views.
    Type: Application
    Filed: December 12, 2007
    Publication date: February 11, 2010
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS N.V.
    Inventors: Marcellinus Petrus Carolus Michael Krijn, Patrick Peter Elizabeth Meuwissen, Hans Zuidema, Willem Lubertus Ijzerman, Siebe Tjerk De Zwart, Oscar Hendrikus Willemsen
  • Publication number: 20100026797
    Abstract: A display device (2) for displaying a scene (104) comprising a shared image component (102) and a private image component (106), wherein the display device is adapted to display a plurality of perspectives of the shared image component and a plurality of views of each of the plurality of perspectives such that a multi-view perspective (P1; P2) of the shared image component is visible at each of a plurality of viewing zones, the display device being further adapted to display the private image component such that it is visible at one or more, but not all of the viewing positions.
    Type: Application
    Filed: December 19, 2007
    Publication date: February 4, 2010
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS, N.V.
    Inventors: Patrick Peter Elizabeth Meuwissen, Abraham Karel Riemens, Siebe TJerke De Zwart, Ingrid Emilieene Joanna Rita Heynderickx
  • Patent number: 7598822
    Abstract: Precision integrated time reference circuits are disclosed. Preferred embodiments provide time reference circuits that are relatively insensitive to variations in process, supply, and temperature. A preferred embodiment of the invention is disclosed in which a relaxation oscillator according to the invention includes a reference voltage circuit configured to maintain a reference voltage in proportion to actual circuit resistance values. Aspects of the invention also include dynamic compensation for variations in temperature.
    Type: Grant
    Filed: April 7, 2005
    Date of Patent: October 6, 2009
    Assignee: Texas Instruments Incorporated
    Inventors: Narasimhan Trichy Rajagopal, Patrick Peter Siniscalchi
  • Publication number: 20080282038
    Abstract: An array of data values, such as an image of pixel values, is stored in a main memory (12). A processing operation is performed using the pixel values. The processing operation defines time points of movement of a multidimensional region (20, 22) of locations in the image. Pixel values from inside and around the region are cached for processing. At least when a cache miss occurs for a pixel value from outside the region, cache replacement of data in cache locations (142) is performed. Locations that store pixel data for locations in the image outside the region (20, 22) are selected for replacement, selectively exempting from replacement cache locations (142) that store pixel data locations in the image inside the region. In embodiments, different types of cache structure are used for caching data values inside and outside the region. In an embodiment the cache locations for pixel data inside the regions support a higher level of output parallelism than the cache locations for pixel data around the region.
    Type: Application
    Filed: April 21, 2005
    Publication date: November 13, 2008
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS, N.V.
    Inventors: Ramanathan Sethuraman, Aleksandar Beric, Carlos Antonio Alba Pinto, Harm Johannes Antonius Maria Peters, Patrick Peter Elizabeth Meuwissen, Srinivasan Balakrishnan, Gerard Veldman
  • Patent number: 7451174
    Abstract: An analog electronic circuit is proposed that e.g. computes the symbol likelihoods for PAM or QAM signal constellations. The circuit has at least one set of M transistors connected to a common current source. A multiplier/adder generates the voltages to be applied to the transistors from a value y and a set of M expected values in such a way that the currents through the transistors correspond to the likelihood that the value y corresponds to the expected values. The circuit can be used for signal demodulation and various other applications.
    Type: Grant
    Filed: March 16, 2005
    Date of Patent: November 11, 2008
    Assignee: Anadec GmbH
    Inventors: Hans-Andrea Loeliger, Matthias Urs Frey, Patrick Peter Merkli
  • Patent number: 7430631
    Abstract: A processing system includes a processor and a physical memory (500) with a single-size memory port (505) for accessing data in the memory. The processor is arranged to operate on data of at least a first data size and a smaller second data size. The first data size is equal to or smaller than the size of memory port. The processing system including at least one data register (514) of the first data size connected to the memory port (505), and at least one data port (525) of the second data size connected to the data register (525) and the processor for enabling access to data elements of the second size.
    Type: Grant
    Filed: May 7, 2003
    Date of Patent: September 30, 2008
    Assignee: NXP B.V.
    Inventors: Cornelis Hermanus Van Berkel, Patrick Peter Elizabeth Meuwissen
  • Publication number: 20080147980
    Abstract: The present invention relates to a data processing device (10) comprising a processing unit (12) and a memory unit (14), and to a method for controlling operation of a memory unit (14) of a data processing device. The memory unit (14) comprises a main memory (16), a low- level cache memory (20.2), which is directly connected to the processing unit (12) and adapted to hold all pixels of a currently active sliding search area for reading access by the processing unit (12), a high-level cache memory (18), which is connected between the low-level cache memory and the frame memory, and a first pre-fetch buffer (20.1), which is connected between the high-level cache memory and the low- level cache memory and which is adapted to hold one search-area column or one search-area line of pixel blocks, depending on the scan direction and scan Reading and fetching functionalities are decoupled in the memory unit (14).
    Type: Application
    Filed: February 13, 2006
    Publication date: June 19, 2008
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS, N.V.
    Inventors: Harm Johannes Antonius Maria Peters, Ramanathan Sethuraman, Gerard Veldman, Patrick Peter Elizabeth Meuwissen
  • Patent number: 7383419
    Abstract: A processor includes a memory port for accessing a physical memory under control of an address. A processing unit executing instructions stored in the memory and/or operates on data stored in the memory. An address generation unit (“AGU”) generates address for controlling access to the memory; the AGU being associated with a plurality of N registers enabling the AGU to generate the address under control of an address generation mechanism. A memory unit is operative to save/load k of the N registers, where 2<=k<=N, triggered by one operation. To this end, the memory unit includes a concatenator for concatenating the k registers to one memory word to be written to the memory through the memory port and a splitter for separating a word read from the memory through the memory port into the k registers.
    Type: Grant
    Filed: May 7, 2003
    Date of Patent: June 3, 2008
    Assignee: NXP B.V.
    Inventors: Cornelis Hermanus Van Berkel, Patrick Peter Elizabeth Meuwissen