Patents by Inventor Pau-Ling Chen

Pau-Ling Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7142454
    Abstract: A system and method for column selection in a non-volatile memory cell array is disclosed. A group of memory cells is arranged in a rectangular array having rows (X-dimension) and columns (Y-dimension). Within a row, the sources and drains of the memory cells are connected to form a linear chain. A common word line is coupled to each gate in the row. A separate column line is coupled to each node between adjacent memory cells of the chain. A four column Y-decoder is used to select column lines for sense operations. A voltage source is applied to two of the four column lines during the sense operation. Current on one of the column lines may be sensed to provide a measurement for read or verification.
    Type: Grant
    Filed: September 12, 2002
    Date of Patent: November 28, 2006
    Assignee: Spansion, LLC
    Inventors: Tien-Chun Yang, Ming-Huei Shieh, Kurihara Kazuhiro, Pau-Ling Chen
  • Patent number: 7076703
    Abstract: A method for a memory redundancy, including a memory array typically having a plurality of columns (e.g., bit lines) of memory cells, and identifying a particular (e.g., defective) column of the memory array and further defining a redundancy window by selecting a group of adjacent columns including the defective column. The number of columns in the group of selected columns may be equal to the number of columns in a redundancy array that is coupled to the memory array. The redundancy array is used for storing information that would have been otherwise stored in the memory cells in the redundancy window. The selected group includes at least one column on one side of the defective column and another column on the other side of the defective column. Typically, there will be multiple columns on each side of the defective column.
    Type: Grant
    Filed: November 26, 2002
    Date of Patent: July 11, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Binh Quang Le, Pau-Ling Chen
  • Patent number: 7038950
    Abstract: Methods of programming NEW data into unprogrammed bits of a group of memory cells is provided. The method applies an interactive programming algorithm that individually verifies and programs the NEW data, reference (REF) data, and existing or OLD data. OLD data is separately verified to a compensated program verify level from that of the NEW data to improve memory reliability and insure minimal uniform stress levels to the array. The improved programming algorithm prevents older data from being needlessly refreshed, thus mitigating stress to the cells that eventually causes the data areas to decay at different rates and become prematurely unreliable.
    Type: Grant
    Filed: November 5, 2004
    Date of Patent: May 2, 2006
    Assignee: Spansion LLC
    Inventors: Darlene Hamilton, Ed Hsia, Pau-Ling Chen
  • Patent number: 7026843
    Abstract: An exemplary cascode amplifier circuit comprises a first intrinsic FET, a second intrinsic FET, a third intrinsic FET, and a fourth FET. The first intrinsic FET has a source connected to a target memory cell via a bit line and a drain connected to a first node. The second intrinsic FET has a gate connected to the source of the first intrinsic FET and a source connected to a reference voltage. The second intrinsic FET also has a drain connected at a second node to a gate of the first intrinsic FET. The third intrinsic FET has a source connected to the first node and a gate connected to a supply voltage, and further provides a load across the supply voltage and the first node. The fourth FET has a source connected to the second node and a drain connected to the supply voltage, the fourth FET having a gate connected to an input control voltage.
    Type: Grant
    Filed: January 16, 2004
    Date of Patent: April 11, 2006
    Assignee: Spansion LLC
    Inventors: Tien-Chun Yang, Pau-Ling Chen
  • Patent number: 6944057
    Abstract: A method for controlling gate voltage in a memory device is described. The method includes providing a circuit that is adapted to be coupled with the memory device. The circuit is for generating a reference voltage. The method further includes utilizing the reference voltage provided by the circuit to apply a voltage at a gate of the memory device. The voltage has a value corresponding to a temperature of the memory device. The method also includes retaining a proportional relationship between the reference voltage and the temperature of the memory device, regardless of the change in the temperature of the memory device. The reference voltage provides a substantially constant programming time for the memory device regardless of the temperature of the memory device.
    Type: Grant
    Filed: May 6, 2003
    Date of Patent: September 13, 2005
    Assignee: FASL LLC
    Inventors: Edward F. Runnion, Tien-Chun Yang, Binh Quang Le, Shigekazu Yamada, Darlene G. Hamilton, Ming-Huei Shieh, Pau-Ling Chen, Kazuhiro Kurihara
  • Patent number: 6894473
    Abstract: A bandgap reference circuit includes a current generation circuit connected to a voltage generation circuit connected to a smart clamping circuit, and a discharge circuit connected to the current generation circuit and the voltage generation circuit. The discharge circuit initially discharges a potential in the current and voltage generation circuits to improve repeatability. A start circuit within the current generation circuit then initializes the reference output at about the supply voltage to improve the speed and settling time of the output signal. The current generation circuit sources a current to the voltage generation circuit that translates the current having a positive function of temperature +TC into a reference voltage. The smart clamping circuit further generates a clamping voltage having a negative function of temperature ?TC and a load resistance.
    Type: Grant
    Filed: March 5, 2003
    Date of Patent: May 17, 2005
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Binh Quang Le, Cathy Thuvan Ly, Lee Cleveland, Pau-Ling Chen
  • Patent number: 6859393
    Abstract: A ground structure for page read and page write for flash memory. An array structure of flash memory cells comprises a plurality of sectors. Each sector comprises I/O blocks plus reference arrays and an array of redundant cells. Each I/O block comprises sub I/O blocks. Each sub I/O block within an I/O block, as well as other structures including reference cells, redundant cells and edge structures is coupled to a unique ground reference signal. These unique ground reference signals may be selectively coupled to a system ground or a biased ground reference. This novel ground arrangement enables a page read operation in which one bit from each sub I/O block can be read simultaneously. In addition, one bit from each I/O block may be programmed simultaneously. Further, the ground reference voltage for cells of the array may be selectively adjusted to optimize operation.
    Type: Grant
    Filed: October 4, 2002
    Date of Patent: February 22, 2005
    Assignee: FASL, LLC
    Inventors: Tien-Chun Yang, Shigekazu Yamada, Ming-Huei Shieh, Pau-Ling Chen
  • Patent number: 6819591
    Abstract: An exemplary memory sector erase method comprises the steps of pre-programming a first bit and a second bit of a plurality of core memory cells of a plurality of memory blocks of a target memory sector, pre-programming one of a third bit and a fourth bit of a first neighboring memory cell adjacent to the target memory sector, and erasing the first bit and the second bit of the plurality of core memory cells of the plurality of memory blocks. According to another embodiment, the method further comprises programming the one of the third bit and the fourth bit of the first neighboring memory cell after the erasing step.
    Type: Grant
    Filed: January 20, 2004
    Date of Patent: November 16, 2004
    Assignee: Spansion LLC
    Inventors: Kazuhiro Kurihara, Ming-Huei Shieh, Santosh Yachareni, Pau-Ling Chen
  • Patent number: 6813735
    Abstract: The present invention discloses methods and systems of accomplishing I/O-based redundancy for a memory device that includes two-bit memory cells. The memory device includes a core two-bit memory cell array and a redundant two-bit memory cell array. The configuration of the core two-bit memory cell array is non-uniform such that the two-bit memory cells therein are not arranged in a sequential order. Due to the non-uniform configuration, I/O based redundancy is accomplished by decoding the addresses with a redundant Y-decoder circuit and translating the addresses using an address translation circuit. The translated addresses identify the location of the two-bit memory cells within the non-uniform core two-bit memory cell array. The decoding of the addresses configures the redundant two-bit memory cell array to provide a configuration that matches the two-bit memory cells in the location identified by the translated address.
    Type: Grant
    Filed: October 2, 2000
    Date of Patent: November 2, 2004
    Assignee: FASL, LLC.
    Inventors: Kazuhiro Kurihara, Pau-Ling Chen
  • Publication number: 20040196093
    Abstract: Flash memory array systems and methods are disclosed for producing a regulated boosted word line voltage for read operations. The system comprises a multi-stage voltage boost circuit operable to receive a supply voltage and one or more output signals from a supply voltage detection circuit to generate the boosted word line voltage having a value greater than the supply voltage. The voltage boost circuit comprises a precharge circuit and a plurality of boost cells connected to a common node of the boosted word line, and a timing control circuit. The stages of the plurality of boost cells are coupled in series for charge sharing between the stages, and couple a predetermined number of boost cells to the boosted word line common node to provide an intermediate voltage to the boosted word line during the pre-boost timing, thereby anticipating a final boosted word line voltage provided during the boost timing.
    Type: Application
    Filed: April 3, 2003
    Publication date: October 7, 2004
    Inventors: Binh Quang Le, Cathy Thuvan Ly, Lee Cleveland, Pau-Ling Chen
  • Patent number: 6798275
    Abstract: Flash memory array systems and methods are disclosed for producing a regulated boosted word line voltage for read operations. The system comprises a multi-stage voltage boost circuit operable to receive a supply voltage and one or more output signals from a supply voltage detection circuit to generate the boosted word line voltage having a value greater than the supply voltage. The voltage boost circuit comprises a precharge circuit and a plurality of boost cells connected to a common node of the boosted word line, and a timing control circuit. The stages of the plurality of boost cells are coupled in series for charge sharing between the stages, and couple a predetermined number of boost cells to the boosted word line common node to provide an intermediate voltage to the boosted word line during the pre-boost timing, thereby anticipating a final boosted word line voltage provided during the boost timing.
    Type: Grant
    Filed: April 3, 2003
    Date of Patent: September 28, 2004
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Binh Quang Le, Cathy Thuvan Ly, Lee Cleveland, Pau-Ling Chen
  • Patent number: 6791880
    Abstract: A non-volatile memory read circuit having adjustable current sources to provide end of life simulation. A flash memory device comprising a reference current source used to provide a reference current for comparison to the current of a memory cell being read, includes an adjustable current source in parallel with the memory cell being read, and an adjustable current source in parallel with the reference current source. The current from the memory cell, reference current source, and their parallel adjustable current sources are input to cascode circuits for conversion to voltages that are compared by a sense amplifier. The behavior of the cascode circuits and sense amplifier in response to changes in the memory cell and reference current source may be evaluated by adjusting the adjustable current sources so that the combined current at each input to the sense amplifier simulates the current of the circuit after aging or cycling.
    Type: Grant
    Filed: May 6, 2003
    Date of Patent: September 14, 2004
    Assignee: FASL, LLC
    Inventors: Kazuhiro Kurihara, Binh Quang Le, Pau-Ling Chen, Darlene Hamilton, Edward Hsia
  • Patent number: 6781417
    Abstract: According to one exemplary embodiment, a buffer circuit is configured to receive a supply voltage and an input reference voltage, the buffer circuit has a first FET operating in saturation region where the source of the first FET is coupled to the output reference voltage. The first FET can be configured, for example, as an open-loop voltage follower and, by way of example, a first resistor can be used to couple the source of the first FET to the output reference voltage. A tracking circuit is connected to the buffer circuit. The tracking circuit comprises a second FET also operating in saturation region where the drain of the second FET is coupled to the output reference voltage. Both the first and second FETs can be, for example, depletion mode transistors.
    Type: Grant
    Filed: October 29, 2002
    Date of Patent: August 24, 2004
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Binh Quang Le, Lee Cleveland, Pau-Ling Chen
  • Patent number: 6771543
    Abstract: A method of reading a memory cell, and a memory array using the method, are described. An electrical load is applied to a first node in the memory array, the first node corresponding to the memory cell. A second node in the memory array, the second node on a same word line as the first node, is precharged. The second node is separated from the first node by at least one intervening node in the same word line.
    Type: Grant
    Filed: August 22, 2002
    Date of Patent: August 3, 2004
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Keith Wong, Pau-Ling Chen, Michael S. Chung
  • Patent number: 6744666
    Abstract: Embodiments of the present invention are directed to a method and system to minimize page programming time for page programmable memory devices. In one embodiment, the present invention comprises program logic that programs a page programmable memory device with a plurality of words during a page programming cycle and a detector coupled to the program logic that identifies a particular word in that plurality of words which does not require programming. When the detector identifies a particular word which does not require programming, it sends an indication to the program logic component which, in response to the signal, reduces the length of the page programming cycle.
    Type: Grant
    Filed: September 12, 2002
    Date of Patent: June 1, 2004
    Assignees: Advanced Micro Devices, Inc., Fujitsu Limited
    Inventors: Santosh Yachareni, Kazuhiro Kurihara, Ming-Huei Shieh, Pau-Ling Chen
  • Patent number: 6728160
    Abstract: A path gate driver circuit of the present invention includes a shunt stage, a level shifter stage, a pull-up stage, and an output stage. The shunt stage has a control terminal coupled to a supply, and an input terminal coupled to a control signal path. The level shifter stage has a first control terminal coupled to the control signal path, a second control terminal coupled to an output terminal of the shunt stage, a first input terminal coupled to a boost-low supply, and a second input terminal coupled to a boost-high supply. The pull-up stage has a control terminal coupled to an output terminal of the level shifter stage, and an input terminal coupled to the boost-high supply. The output stage has a first control terminal coupled to the output terminal of the shunt stage and an output terminal of the pull-up stage, a second control terminal coupled to the control signal path a first input terminal coupled to the boost-low supply, and a second input terminal coupled to the boost-high supply.
    Type: Grant
    Filed: September 12, 2002
    Date of Patent: April 27, 2004
    Assignees: Advanced Micro Devices, Inc., Fujitsu Limited
    Inventors: Tien-Chun Yang, Kurihara Kazuhiro, Pau-Ling Chen
  • Publication number: 20040052111
    Abstract: A system and method for column selection in a non-volatile memory cell array is disclosed. A group of memory cells is arranged in a rectangular array having rows (X-dimension) and columns (Y-dimension). Within a row, the sources and drains of the memory cells are connected to form a linear chain. A common word line is coupled to each gate in the row. A separate column line is coupled to each node between adjacent memory cells of the chain. A four column Y-decoder is used to select column lines for sense operations. A voltage source is applied to two of the four column lines during the sense operation. Current on one of the column lines may be sensed to provide a measurement for read or verification.
    Type: Application
    Filed: September 12, 2002
    Publication date: March 18, 2004
    Inventors: Tien-Chun Yang, Ming-Huei Shieh, Kazuhiro Kurihara, Pau-Ling Chen
  • Patent number: 6700815
    Abstract: A flash memory array having multiple dual bit memory cells divided into section attached to a wordline and a pair of reference cells logically associated with each section. A method of reprogramming a section or sections of words that are required to be changed includes inputting allowed changes to the flash memory array, reading word or words to be changed in each section, programming bits in word or words to be changed in each section, refreshing previously programmed bits in the word or words that are changed, refreshing previously programmed bits in the word or words changed in each section, refreshing previously programmed bits in the remaining word or words in each section and refreshing previously programmed in each pair of reference cells in the section in which changes have been made.
    Type: Grant
    Filed: April 8, 2002
    Date of Patent: March 2, 2004
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Binh Quang Le, Michael Chung, Pau-Ling Chen
  • Publication number: 20040037137
    Abstract: A method of reading a memory cell, and a memory array using the method, are described. An electrical load is applied to a first node in the memory array, the first node corresponding to the memory cell. A second node in the memory array, the second node on a same word line as the first node, is precharged. The second node is separated from the first node by at least one intervening node in the same word line.
    Type: Application
    Filed: August 22, 2002
    Publication date: February 26, 2004
    Inventors: Keith Wong, Pau-Ling Chen, Michael S. Chung
  • Patent number: 6690602
    Abstract: A method of cycling dual bit flash memory arrays having a plurality of dual bit flash memory cells arranged in a plurality of sectors with each sector having an associated reference array that have dual bit flash memory cells that are cycled with the plurality of dual bit flash memory cells in the sectors. The dual bit flash memory cells in the associated reference array are then programmed.
    Type: Grant
    Filed: April 8, 2002
    Date of Patent: February 10, 2004
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Binh Quang Le, Pau-ling Chen