Patents by Inventor Paul Lim

Paul Lim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230073101
    Abstract: The present disclosure provides a composition comprising: an extracellular polymeric substance produced by microalgae; plant growth promoting Gram-negative bacteria; and an agriculturally acceptable carrier. Also provided are an isolated biologically pure culture of Parachlorella kessleri Accession No. NCMA 202103001, a mutant thereof having all the identifying characteristics thereof, or a cell-free preparation or extracellular polymeric substance thereof, which may be used for plant enhancement and improving health of soil.
    Type: Application
    Filed: August 2, 2022
    Publication date: March 9, 2023
    Inventors: Taner Bicer, Chiliang Chen, Eric Lichtenheld, Paul Lim, Rosaicela Roman Gomez, Christopher Tee, Yan Xu, Julian Yu, Erik Velkme
  • Publication number: 20230015074
    Abstract: A method of fabricating an optical lens disclosed herein includes forming a layer of a flat lens structure on a front surface of a substrate, depositing a protective metal layer on the layer of the flat lens structure and on a back surface of the substrate, wherein the protective layer includes chromium, gold, titanium, or nickel, wherein the back surface is located opposite to and away from the front surface having the layer of the flat lens structure, irradiating the protective metal layer at the front surface with a laser to form a channel (i) through the protective metal layer, (ii) through the layer of the flat lens structure and (iii) in the substrate, removing the protective metal layer at the front surface and the back surface of the substrate, and separating the layer of the flat lens structure from the substrate to obtain the optical lens, wherein the channel has a depth defined by a thickness of the substrate remaining at the channel after irradiating the protective metal layer at the front surface
    Type: Application
    Filed: November 20, 2020
    Publication date: January 19, 2023
    Inventors: Jinghua Teng, Xin Cai Wang, Xiaosong Eric Tang, Guang Hui Paul Lim, Jie Deng, Kai Dong Ye, Soo Seng Norman Ang
  • Publication number: 20210380499
    Abstract: The present invention provides a mixture comprising: a) a first liquid composition comprising a culture of microalgae, the microalgae comprising whole pasteurized Chlorella cells; and b) a second liquid composition comprising a culture of microalgae, the microalgae comprising lysed pasteurized Chlorella cells; wherein a combination of the first liquid composition and the second liquid composition exhibits synergy. Also provided is a method of treating a plant, a plant part, or the locus surrounding the plant to enhance plant growth, the method comprising applying an effective amount of the mixture.
    Type: Application
    Filed: July 28, 2021
    Publication date: December 9, 2021
    Inventors: Chiliang Chen, Edgard Jauregui, Alexander Sitek, Stephen Ventre, Karl Wyant, Paul Lim
  • Patent number: 10943934
    Abstract: A multi-level semiconductor device, the device including: a first level including integrated circuits; a second level including an optical waveguide, where the second level is disposed above the first level, where the first level includes crystalline silicon; and an oxide layer disposed between the first level and the second level, where the second level is bonded to the oxide layer, and where the bonded includes oxide to oxide bonds.
    Type: Grant
    Filed: September 21, 2020
    Date of Patent: March 9, 2021
    Assignee: MONOLITHIC 3D INC.
    Inventors: Zvi Or-Bach, Deepak C. Sekar, Paul Lim
  • Publication number: 20210005762
    Abstract: A multi-level semiconductor device, the device including: a first level including integrated circuits; a second level including an optical waveguide, where the second level is disposed above the first level, where the first level includes crystalline silicon; and an oxide layer disposed between the first level and the second level, where the second level is bonded to the oxide layer, and where the bonded includes oxide to oxide bonds.
    Type: Application
    Filed: September 21, 2020
    Publication date: January 7, 2021
    Applicant: Monolithic 3D Inc.
    Inventors: Zvi Or-Bach, Deepak C. Sekar, Paul Lim
  • Patent number: 9711407
    Abstract: A semiconductor device includes a first mono-crystallized layer including first transistors, and a first metal layer forming at least a portion of connections between the first transistors; and a second layer including second transistors, the second transistors including mono-crystalline material, the second layer overlying the first metal layer, wherein the first metal layer includes aluminum or copper, and wherein the second layer is less than one micron in thickness and includes logic cells.
    Type: Grant
    Filed: December 16, 2010
    Date of Patent: July 18, 2017
    Assignee: Monolithic 3D Inc.
    Inventors: Zvi Or-Bach, Brian Cronquist, Israel Beinglass, J. L. de Jong, Deepak C. Sekar, Paul Lim
  • Patent number: 9197804
    Abstract: A camera system including, a first image sensor array and a second image sensor array wherein the first image sensor array is designed for a first focal plane in front of the camera, and the second image sensor array is designed for a second focal plane in front of the camera, wherein the distance to the first focal plane is substantially different than the distance to the second focal plane.
    Type: Grant
    Filed: October 14, 2011
    Date of Patent: November 24, 2015
    Assignee: MONOLITHIC 3D INC.
    Inventors: Zvi Or-Bach, Paul Lim, Deepak C. Sekar
  • Patent number: 9136153
    Abstract: A 3D semiconductor device, including: a first layer including first transistors; a first interconnection layer interconnecting the first transistors and includes aluminum or copper; a second layer including second transistors; where the second transistors are aligned to the first transistors with a less than 40 nm alignment error, and where the second layer is overlying the first interconnection layer, and where at least one of the second transistors has a back-bias structure designed to modify the performance of at least one of the second transistors.
    Type: Grant
    Filed: June 8, 2012
    Date of Patent: September 15, 2015
    Assignee: MONOLITHIC 3D INC.
    Inventors: Zvi Or-Bach, Deepak C. Sekar, Brian Cronquist, Israel Beinglass, Ze'ev Wurman, Paul Lim
  • Patent number: 9030858
    Abstract: A semiconductor device, including: a first semiconductor layer including first transistors, wherein the first transistors are interconnected by at least one metal layer including aluminum or copper; and a second mono-crystallized semiconductor layer including second transistors and overlaying the at least one metal layer, wherein the at least one metal layer is in-between the first semiconductor layer and the second mono-crystallized semiconductor layer, wherein the second mono-crystallized semiconductor layer is less than 100 nm in thickness, and wherein the second transistors include horizontally oriented transistors.
    Type: Grant
    Filed: September 23, 2012
    Date of Patent: May 12, 2015
    Assignee: Monolithic 3D Inc.
    Inventors: Zvi Or-Bach, Deepak Sekar, Brian Cronquist, Paul Lim
  • Patent number: 8687399
    Abstract: An Integrated device comprising a first monocrystalline layer comprising logic circuit regions and a second monocrystalline layer comprising memory regions constructed above first monocrystalline layer, wherein the memory regions comprise second transistors, wherein said second transistors comprise drain and source that are horizontally oriented with respect to the second monocrystalline layer, and a multiplicity of vias through the second monocrystalline layer providing connections between the memory regions and the logic circuit regions, wherein at least one of the multiplicity of vias have a radius of less than 100 nm.
    Type: Grant
    Filed: October 2, 2011
    Date of Patent: April 1, 2014
    Assignee: Monolithic 3D Inc.
    Inventors: Deepak C Sekar, Zvi Or-Bach, Paul Lim
  • Publication number: 20130083587
    Abstract: An Integrated device comprising a first monocrystalline layer comprising logic circuit regions and a second monocrystalline layer comprising memory regions constructed above first monocrystalline layer, wherein the memory regions comprise second transistors, wherein said second transistors comprise drain and source that are horizontally oriented with respect to the second monocrystalline layer, and a multiplicity of vias through the second monocrystalline layer providing connections between the memory regions and the logic circuit regions, wherein at least one of the multiplicity of vias have a radius of less than 100 nm.
    Type: Application
    Filed: October 2, 2011
    Publication date: April 4, 2013
    Inventors: Deepak C. Sekar, Zvi Or-Bach, Paul Lim
  • Publication number: 20130083589
    Abstract: A semiconductor device, including: a first semiconductor layer including first transistors, wherein the first transistors are interconnected by at least one metal layer including aluminum or copper; and a second mono-crystallized semiconductor layer including second transistors and overlaying the at least one metal layer, wherein the at least one metal layer is in-between the first semiconductor layer and the second mono-crystallized semiconductor layer, wherein the second mono-crystallized semiconductor layer is less than 100 nm in thickness, and wherein the second transistors include horizontally oriented transistors.
    Type: Application
    Filed: September 23, 2012
    Publication date: April 4, 2013
    Applicant: MONOLITHIC 3D INC.
    Inventors: Zvi Or-Bach, Deepak Sekar, Brian Cronquist, Paul Lim
  • Patent number: 8362482
    Abstract: A semiconductor device including a first layer including first transistors, wherein first logic circuits are constructed by the first transistors, and wherein the first logic circuits include at least one of Inverter, NAND gate, or NOR gate; and a second layer overlaying said first layer, the second layer including second transistors, wherein second logic circuits are constructed by the second transistors; wherein each logic circuit in the first logic circuits has inputs and at least one first output, the inputs are connected to the second logic circuits; wherein each logic circuit in the second logic circuits has a second output, and wherein the first transistors include first selectors adapted to selectively replace at least one of the at least one first outputs with at least one of the second outputs.
    Type: Grant
    Filed: January 28, 2011
    Date of Patent: January 29, 2013
    Assignee: MonolithIC 3D Inc.
    Inventors: Zvi Or-Bach, Brian Cronquist, Israel Beinglass, Jan Lodewijk de Jong, Deepak C. Sekar, Paul Lim
  • Patent number: 8298875
    Abstract: A method to fabricate a junction-less transistor comprising: forming at least two regions of semiconductor doping; first region with a relatively high level of dopant concentration and second region with at least 1/10 lower dopant concentration, and etching away a portion of said first region for the formation of the transistor gate.
    Type: Grant
    Filed: March 6, 2011
    Date of Patent: October 30, 2012
    Assignee: Monolithic 3D Inc.
    Inventors: Zvi Or-Bach, Deepak C. Sekar, Brian Cronquist, Paul Lim
  • Publication number: 20120248595
    Abstract: A method of manufacturing a semiconductor device, the method including, providing a first monocrystalline layer including semiconductor regions, overlaying the first monocrystalline layer with an isolation layer, transferring a second monocrystalline layer comprising semiconductor regions to overlay the isolation layer, wherein the first monocrystalline layer and the second monocrystalline layer are formed from substantially different crystal materials; and subsequently etching the second monocrystalline layer as part of forming at least one transistor in the second monocrystalline layer.
    Type: Application
    Filed: June 8, 2012
    Publication date: October 4, 2012
    Applicant: MonolithlC 3D Inc.
    Inventors: Zvi Or-Bach, Deepak C. Sekar, Brian Cronquist, Israel Beinglass, Ze'ev Wurman, Paul Lim
  • Patent number: 8273610
    Abstract: A method of manufacturing a semiconductor device, the method including, providing a first monocrystalline layer including semiconductor regions, overlaying the first monocrystalline layer with an isolation layer, transferring a second monocrystalline layer comprising semiconductor regions to overlay the isolation layer, wherein the first monocrystalline layer and the second monocrystalline layer are formed from substantially different crystal materials; and subsequently etching the second monocrystalline layer as part of forming at least one transistor in the second monocrystalline layer.
    Type: Grant
    Filed: October 14, 2011
    Date of Patent: September 25, 2012
    Assignee: MonolithIC 3D Inc.
    Inventors: Zvi Or-Bach, Deepak C. Sekar, Brian Cronquist, Israel Beinglass, Ze'ev Wurman, Paul Lim
  • Publication number: 20120129301
    Abstract: A method of manufacturing a semiconductor device, the method including, providing a first monocrystalline layer including semiconductor regions, overlaying the first monocrystalline layer with an isolation layer, transferring a second monocrystalline layer comprising semiconductor regions to overlay the isolation layer, wherein the first monocrystalline layer and the second monocrystalline layer are formed from substantially different crystal materials; and subsequently etching the second monocrystalline layer as part of forming at least one transistor in the second monocrystalline layer.
    Type: Application
    Filed: October 14, 2011
    Publication date: May 24, 2012
    Applicant: MonolithIC 3D Inc.
    Inventors: Zvi Or-Bach, Deepak C. Sekar, Brian Cronquist, Israel Beinglass, Ze'ev Wurman, Paul Lim
  • Publication number: 20110121366
    Abstract: A semiconductor device includes a first single crystal silicon layer including first transistors, a first alignment mark, and at least one metal layer overlying the first single crystal silicon layer for interconnecting the first transistors; a second layer overlying the at least one metal layer, wherein the second layer includes a plurality of second transistors; and a connection path connecting the first transistors and the second transistors and including at least a first strip, a second strip, and a through via connecting the first strip and the second strip, wherein the second strip is substantially orthogonal to the first strip and wherein the through via is substantially away from both ends of the first strip and both ends of the second strip.
    Type: Application
    Filed: January 28, 2011
    Publication date: May 26, 2011
    Applicant: NuPGA Corporation
    Inventors: Zvi Or-Bach, Brian Cronquist, Israel Beinglass, J.L. de Jong, Deepak C. Sekar, Paul Lim
  • Patent number: D972595
    Type: Grant
    Filed: June 9, 2021
    Date of Patent: December 13, 2022
    Assignee: LEMON INC.
    Inventors: Paul Lim, Reagan Fry, Esther An
  • Patent number: D986908
    Type: Grant
    Filed: June 9, 2021
    Date of Patent: May 23, 2023
    Assignee: LEMON INC.
    Inventors: Paul Lim, Esther An, Reagan Fry, Vanessa Ong, Joshua Covarrubias