Patents by Inventor Per-Erik Nordal

Per-Erik Nordal has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7646629
    Abstract: In a method for obviating the effect of disturb voltages in a data storage apparatus employing passive matrix addressing, an application of electric potentials for an addressing operation is according to a voltage pulse protocol. The data storage cells of the apparatus are provided in two or more electrically separated segments each constituting non-overlapping physical address subspaces of the data storage apparatus physical address space. A number of data storage cells in each segment are preset to the same polarization by an active voltage pulse with a specific polarization. In a first addressing operation one or more data storage cells are read by applying an active pulse with the same polarization to each data storage cell and recording the output charge response. On basis thereof the output data in subsequent second addressing operation are copied onto preset data storage cells in another segment of the data storage apparatus, this segment being selected on the basis of its previous addressing history.
    Type: Grant
    Filed: January 18, 2008
    Date of Patent: January 12, 2010
    Assignee: Thin Film Electronics ASA
    Inventors: Per Hamberg, Christer Karlsson, Per-Erik Nordal, Nicklas Ojakangas, Johan Carlsson, Hans G. Gudesen
  • Publication number: 20080151609
    Abstract: In a method for obviating the effect of disturb voltages in a data storage apparatus employing passive matrix addressing, an application of electric potentials for an addressing operation is according to a voltage pulse protocol. The data storage cells of the apparatus are provided in two or more electrically separated segments each constituting non-overlapping physical address subspaces of the data storage apparatus physical address space. A number of data storage cells in each segment are preset to the same polarization by an active voltage pulse with a specific polarization. In a first addressing operation one or more data storage cells are read by applying an active pulse with the same polarization to each data storage cell and recording the output charge response. On basis thereof the output data in subsequent second addressing operation are copied onto preset data storage cells in another segment of the data storage apparatus, this segment being selected on the basis of its previous addressing history.
    Type: Application
    Filed: January 18, 2008
    Publication date: June 26, 2008
    Inventors: Per Hamberg, Christer Karlsson, Per-Erik Nordal, Nicklas Ojakangas, Johan Carlsson, Hans Gude Gudesen
  • Patent number: 7352612
    Abstract: In a method for reducing detrimental phenomena related to disturb voltages in a data storage apparatus employing passive matrix addressing, particularly a memory device or a sensor device, an application of electric potentials conforming to an addressing operation is generally controlled in a time-coordinated manner according to a voltage pulse protocol. In an addressing operation a data storage cell is set to a first polarization state by means of a first active voltage pulse and then, dependent on the voltage pulse protocol, a second voltage pulse which may be a second active voltage pulse of opposite polarity to that of the first voltage pulse, is applied and used for switching the data storage cell to a second polarization state. The addressed cell is thus set to a predetermined polarization state as specified by the addressing operation.
    Type: Grant
    Filed: November 24, 2004
    Date of Patent: April 1, 2008
    Assignee: Thin Film Electronics ASA
    Inventors: Per Hamberg, Christer Karlsson, Per-Erik Nordal, Nicklas Ojakangas, Johan Carlsson, Hans Gude Gudesen
  • Patent number: 7265379
    Abstract: An organic electronic device consists of one or more electro-active organic or polymer materials sandwiched between electrodes. Critical in such devices is the interface between the electrode and the polymer, where degradation or chemical reaction products may develop that are deleterious to the proper functioning of the device. This is solved by introducing a functional interlayer composed of one or more materials consisting of a molecular backbone bearing phosphonate or phosphate functions, either directly attached or through side chains, said functional layer being disposed between at least one of the respective electrodes and said one or more electro-active materials in the device.
    Type: Grant
    Filed: March 24, 2005
    Date of Patent: September 4, 2007
    Assignee: Thin Film Electronics ASA
    Inventors: Mats Sandberg, Per-Erik Nordal, Grzegorz Greczynski, Mats Johansson, Per Carlsen, Hans Gude Gudesen, Göran Gustafsson, Linda Andersson
  • Patent number: 7248756
    Abstract: An apparatus/method for producing fabric-like electronic circuit patterns created by methodically joining electronic elements using textile fabrication-like methods in a predetermined arrangement.
    Type: Grant
    Filed: November 10, 2004
    Date of Patent: July 24, 2007
    Assignee: Thin Film Electronics ASA
    Inventors: Thomas Ebbesen, Per-Erik Nordal
  • Patent number: 7248524
    Abstract: In a heating and temperature control system for a data storage apparatus comprising at least one matrix-addressable ferroelectric or electret memory device, Joule heating means are provided in the memory device, a temperature determining means is connected with controller circuitry and the controller circuitry is connected with an external power supply, which controlled by the former powers the Joule heating means to achieve a selected operating temperature. In a method for operating the heating and temperature control system an ambient or instant temperature of the memory device is determined and compared with the set nominal optimal temperature, and the difference between these temperatures is used in a predefined algorithm for establishing control parameters for the application of power to the Joule heating means to achieve the selected operating temperature in the memory device during an addressing operation thereto.
    Type: Grant
    Filed: June 29, 2005
    Date of Patent: July 24, 2007
    Assignee: Thin Film Electronics ASA
    Inventors: Per-Erik Nordal, Geirr I. Leistad, Per Bröms, Hans Gude Gudesen
  • Publication number: 20070103960
    Abstract: In a method for reducing detrimental phenomena related to disturb voltages in a data storage apparatus employing passive matrix addressing, particularly a memory device or a sensor device, an application of electric potentials conforming to an addressing operation is generally controlled in a time-coordinated manner according to a voltage pulse protocol. In an addressing operation a data storage cell is set to a first polarization state by means of a first active voltage pulse and then, dependent on the voltage pulse protocol, a second voltage pulse which may be a second active voltage pulse of opposite polarity to that of the first voltage pulse, is applied and used for switching the data storage cell to a second polarization state. The addressed cell is thus set to a predetermined polarization state as specified by the addressing operation.
    Type: Application
    Filed: November 24, 2004
    Publication date: May 10, 2007
    Applicant: Thin Film Electronics ASA
    Inventors: Per Hamberg, Christer Karlsson, Per-Erik Nordal, Nicklas Ojakangas, Johan Carlsson, Hans Gudesen
  • Patent number: 7215565
    Abstract: In a method for operating a passive matrix-addressable ferroelectric or electret memory device, a voltage pulse protocol based on a 1/3 voltage selection rule is used in order to keep disturb voltages at minimum, the voltage pulse protocol comprising cycles for read and write/erase bases on time sequence of voltage pulses with defined parameters. The method comprises a refresh procedure wherein cells for refresh are selected and refresh requests processed by a memory device controller, the refresh requests are monitored and processed in regard of ongoing or scheduled memory operations, and refresh voltage pulses with defined parameters are applied to the memory cells selected for refresh, while simultaneously ensuring that non-selected memory cells are subjected to zero voltage or voltages which do not affect the polarization state of these cells.
    Type: Grant
    Filed: January 4, 2005
    Date of Patent: May 8, 2007
    Assignee: Thin Film Electronics ASA
    Inventors: Christer Karlsson, Göran Gustafsson, Mats Johansson, Per Sandström, Per-Erik Nordal, Hans Gude Gudesen, Johan Carlsson
  • Patent number: 7211885
    Abstract: In a memory and/or data processing device having at least two stacked layers which are supported by a substrate or forming a sandwiched self-supporting structure, wherein the layers include memory and/or processing circuitry with mutual connections between the layers and/or to circuitry in the substrate, the layers the are mutually arranged such that contiguous layers form a staggered structure on at least one edge of the device and at least one electrical edge conductor is provided passing over the edge on one layer and down one step at a time, enabling the connection to an electrical conductor in any of the following layers in the stack. A method for manufacturing a device of this kind includes the steps for adding the layers successively, one layer at a time, such that the layers form a staggered structure, and for providing one or more layers with at least one electrical contact pad for linking to one or more interlayer edge connectors.
    Type: Grant
    Filed: March 14, 2003
    Date of Patent: May 1, 2007
    Assignee: Thin Film Electronics ASA
    Inventors: Per-Erik Nordal, Hans Gude Gudesen, Geirr Ivarsson Leidstad, Göran Gustafsson, Johan Carlsson
  • Patent number: 7126176
    Abstract: In a ferroelectret or electret memory cell a polymeric memory material is a blend of two or more polymeric materials, the polymeric material being provided contacting first and second electrodes. Each electrode is a composite multilayer having a first highly conducting layer and a conducting polymer layer, the latter forming a contact between the former and the memory material.
    Type: Grant
    Filed: February 11, 2003
    Date of Patent: October 24, 2006
    Inventors: Hans Gude Gudesen, Per-Erik Nordal
  • Publication number: 20060160251
    Abstract: In a method for fabricating a memory device based on an electrically polarizable memory material in the form of an electret or ferroelectric material, the memory device comprises one or more layers with circuit structures provided exclusively or partially in a printing process. At least one protective interlayer is provided between at least two layers in the memory device, said protective interlayer exhibiting low solubility as well as low permeability for any solvents employed in the deposition of the other layers in the device. Use in fabricating a memory device, particularly a passive matrix-addressable memory device with an electret or ferroelectric memory material.
    Type: Application
    Filed: December 29, 2005
    Publication date: July 20, 2006
    Applicant: Thin Film Electronics ASA
    Inventors: Peter Dyreklev, Anders Hagerstrom, Hans Gudesen, Per-Erik Nordal, Olle Hagel
  • Publication number: 20060146589
    Abstract: In a method for operating a passive matrix-addressable ferroelectric or electret memory device, a voltage pulse protocol based on a 1/3 voltage selection rule is used in order to keep disturb voltages at minimum, the voltage pulse protocol comprising cycles for read and write/erase bases on time sequence of voltage pulses with defined parameters. The method comprises a refresh procedure wherein cells for refresh are selected and refresh requests processed by a memory device controller, the refresh requests are monitored and processed in regard of ongoing or scheduled memory operations, and refresh voltage pulses with defined parameters are applied to the memory cells selected for refresh, while simultaneously ensuring that non-selected memory cells are subjected to zero voltage or voltages which do not affect the polarization state of these cells.
    Type: Application
    Filed: January 4, 2005
    Publication date: July 6, 2006
    Applicant: Thin Film Electronics ASA
    Inventors: Christer Karlsson, Goran Gustafsson, Mats Johansson, Per Sandstrom, Per-Erik Nordal, Hans Gudesen, Johan Carlsson
  • Publication number: 20060007722
    Abstract: In a heating and temperature control system for a data storage apparatus comprising at least one matrix-addressable ferroelectric or electret memory device, Joule heating means are provided in the memory device, a temperature determining means is connected with controller circuitry and the controller circuitry is connected with an external power supply, which controlled by the former powers the Joule heating means to achieve a selected operating temperature. In a method for operating the heating and temperature control system an ambient or instant temperature of the memory device is determined and compared with the set nominal optimal temperature, and the difference between these temperatures is used in a predefined algorithm for establishing control parameters for the application of power to the Joule heating means to achieve the selected operating temperature in the memory device during an addressing operation thereto.
    Type: Application
    Filed: June 29, 2005
    Publication date: January 12, 2006
    Applicant: Thin Film Electronics ASA
    Inventors: Per-Erik Nordal, Geirr Leistad, Per Broms, Hans Gudesen
  • Publication number: 20050249975
    Abstract: An organic electronic device consists of one or more electro-active organic or polymer materials sandwiched between electrodes. Critical in such devices is the interface between the electrode and the polymer, where degradation or chemical reaction products may develop that are deleterious to the proper functioning of the device. This is solved by introducing a functional interlayer composed of one or more materials consisting of a molecular backbone bearing phosphonate or phosphate functions, either directly attached or through side chains, said functional layer being disposed between at least one of the respective electrodes and said one or more electro-active materials in the device.
    Type: Application
    Filed: March 24, 2005
    Publication date: November 10, 2005
    Inventors: Mats Sandberg, Per-Erik Nordal, Grzegorz Greczynski, Mats Johansson, Per Carlsen, Hans Gudesen, Goran Gustafsson, Linda Andersson
  • Patent number: 6950330
    Abstract: A method of driving a passive matrix display or memory array of cells comprising an electrically polarizable material exhibiting hysteresis, in particular a ferroelectric material, wherein the polarization state of individual cells can be switched by application of electric potentials or voltages to word and bit lines in the matrix or array.
    Type: Grant
    Filed: September 7, 2004
    Date of Patent: September 27, 2005
    Assignee: Thin Film Electronics ASA
    Inventors: Michael O. Thompson, Per-Erik Nordal, Hans Gude Gudesen, Johan Carlsson, Göran Gustafsson
  • Patent number: 6937499
    Abstract: In a method for determining the logic state of memory cells in a passive matrix-addressable data storage device with word and bit lines, components of current response are detected and correlated with a probing voltage, and a time-dependent potential is applied on selected word and bit lines or groups thereof, said potentials being mutually coordinated in magnitude and time such that the resulting voltages across all or some of the non-addressed cells at the crossing points between inactive word lines and active bit lines are brought to contain only negligible voltage components that are temporally correlated with the probing voltage. A first apparatus according to the invention for performing the method provides sequential readout of all memory cells on an active word line (AWL) by means of detection circuits (3; 4). An active word line (AWL) is selected by a multiplexer (7), while inactive word lines (IWL) are clamped to ground during readout.
    Type: Grant
    Filed: February 15, 2002
    Date of Patent: August 30, 2005
    Inventors: Per-Erik Nordal, Hans Gude Gudesen, Geirr I. Leistad
  • Patent number: 6937500
    Abstract: A matrix-addressable ferroelectric or electret memory device and a method of operating are explained. The method includes applying a first plurality of voltage difference across a first and a second set of electrodes in the memory when data are read, and applying a second plurality of voltage differences when data are refreshed or rewritten. The first and second plurality of voltage differences correspond to sets of potential levels comprising time sequences of voltage pulses. At least one parameter indicative of a change in a memory cell response is used for determining at least one correction factor for the voltage pulses, whereby the pulse parameter is adjusted accordingly. The memory device comprises means for determining the at least one parameter, a calibration memory connected with means for determining the correction factor, and control circuits for adjusting pulse parameters as applied to read and write operations in the memory device.
    Type: Grant
    Filed: September 11, 2003
    Date of Patent: August 30, 2005
    Assignee: Thin Film Electronics ASA
    Inventors: Hans Gude Gudesen, Per-Erik Nordal, Geirr I. Leistad, Per Bröms, Per Sandström, Mats Johansson
  • Publication number: 20050151176
    Abstract: In a ferroelectret or electret memory cell a polymeric memory material is a blend of two or more ploymeric materials, the polymeric material being provided contacting first and second electrodes. Each electrode is a composite multilayer comprising a first highly conducting layer and a conducting polymer layer, the latter forming a contact between the former and the memory material.
    Type: Application
    Filed: February 11, 2003
    Publication date: July 14, 2005
    Inventors: Hans Gudesen, Per-Erik Nordal
  • Patent number: 6894392
    Abstract: A scaleable integrated data processing device, particularly a microcomputer, comprises a processing unit with one or more processors and a storage unit with one or more memories. The data processing device is provided on a carrier substrate (S) and comprises mutually adjacent substantially parallel layers (P, M, MP) stacked up on each other, the processing unit and the storage unit being provided in one or more such layers and the separate layers formed with a selected number of processors and memories in selected combinations. In each layer are provided horizontal electrical conducting structures which constitute electrical internal connections in the layer and besides each layer comprises further electrical conducting structures which provide electrical connections to other layers and to the exterior of the data processing device. The integrated data processing device has a scaleable architecture, such that it in principle can be configured with an almost unlimited processor and memory capacity.
    Type: Grant
    Filed: June 2, 1999
    Date of Patent: May 17, 2005
    Assignee: Thin Film Electronics ASA
    Inventors: Hans Gude Gudesen, Per-Erik Nordal, Geirr I. Leistad
  • Publication number: 20050081913
    Abstract: An apparatus/method for producing fabric-like electronic circuit patterns created by methodically joining electronic elements using textile fabrication-like methods in a predetermined arrangement.
    Type: Application
    Filed: November 10, 2004
    Publication date: April 21, 2005
    Inventors: Thomas Ebbesen, Per-Erik Nordal