Patents by Inventor Peter F. Corbett

Peter F. Corbett has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5034908
    Abstract: One type of transversal filter using digit-serial signals in its operation comprises a to-digit-serial converter for converting a succession of input data words received at its input port each to a respective succession of m-bit-wide digits supplied from its output port in order of progressively greater significance, m being a positive plural integer; a clocked delay line having an input tap connected for responding to the m-bit-wide digits supplied from the output port of the to-digit-serial converter and having at least one further tap for supplying a respective tap signal; and means for performing a weighted summation of the input signal to the clocked delay line and each tap signal from the clocked delay line, to generate a filter response in digit-serial format.
    Type: Grant
    Filed: April 2, 1990
    Date of Patent: July 23, 1991
    Assignee: General Electric Company
    Inventors: Richard I. Hartley, Peter F. Corbett, Fathy F. Yassa, Sharbel E. Noujaim
  • Patent number: 5025257
    Abstract: Conversion apparatus is used to convert digital data words to a digit-serial data format wherein digit bit-width is optimal for subsequent processing of the digital data words. Optimization is with regard to throughput efficiency, a measure of integrated circuit performance proportional to throughput rate of integrated circuitry and inversely proportional to the area of that integrated circuitry, comprising processing circuitry and attendant conversion circuitry.
    Type: Grant
    Filed: February 20, 1990
    Date of Patent: June 18, 1991
    Assignee: General Electric Company
    Inventors: Richard I. Hartley, Peter F. Corbett, Fathy F. Yassa
  • Patent number: 5016011
    Abstract: Conversion apparatus is used to convert digital data words to a digit-serial data format wherein digit bit-width is optimal for subsequent processing of the digital data words. Optimization is with regard to throughput efficiency, a measure of integrated circuit performance proportional to throughput rate of integrated circuitry and inversely proportional to the area of that integrated circuitry, comprising processing circuitry and attendant conversion circuitry.
    Type: Grant
    Filed: February 20, 1990
    Date of Patent: May 14, 1991
    Assignee: General Electric Company
    Inventors: Richard I. Hartley, Peter F. Corbett, Fathy F. Yassa
  • Patent number: 5010511
    Abstract: Linear combining apparatus for digit-serial data performs addition, subtraction and comparison functions. The capability of performing addition or subtraction as the result of comparison permits non-restoring division to be done using a plurality of the linear combining apparatuses.
    Type: Grant
    Filed: October 31, 1988
    Date of Patent: April 23, 1991
    Assignee: General Electric Company
    Inventors: Richard I. Hartley, Peter F. Corbett
  • Patent number: 4951221
    Abstract: A design methodology for digit serial architecture, especially for use in digital signal processing circuitry, includes a cell stack configuration incorporating a variable number of individual operation cells in conjunction with cap and control cells to provide power, control and timing signals. The arrangement employed permits the construction of cell libraries for silicon compilers from a small number of individual components and permits such compilers to generate chip fabrication masks for a plurality of fixed, but initially arbitrary digit size circuit designs.
    Type: Grant
    Filed: April 18, 1988
    Date of Patent: August 21, 1990
    Assignee: General Electric Company
    Inventors: Peter F. Corbett, Richard I. Hartley
  • Patent number: 4942396
    Abstract: Conversion apparatus is used to convert digital data words to a digit-serial data format wherein digit bit-width is optimal for subsequent processing of the digital data words. Optimization is with regard to throughput efficiency, a measure of integrated circuit performance proportional to throughput rate of integrated circuitry and inversely proportional to the area of that integrated circuitry, comprising processing circuitry and attendant conversion circuitry.
    Type: Grant
    Filed: May 4, 1989
    Date of Patent: July 17, 1990
    Assignee: General Electric Company
    Inventors: Richard I. Hartley, Peter F. Corbett, Fathy F. Yassa, Sharbel E. Noujaim
  • Patent number: 4910700
    Abstract: A digital multiplier for multiplying together W-bit digit-serial multiplier and multiplicand signals includes a combinational array of multiplier cells arranged in N rows and W columns. A digit-serial-in/parallel-out register supplies respective bits of each successive multiplicand signal to the W columns of the array, the N rows of which receive respective bits of each successive digit of the multiplier signal. After each earlier digit of the multiplier is processed, the carry and sum bits are forwarded without column shift and with one column shift, respectively, from the final row to the first row of multiplier cells. This scrolls the operation of the W-column-by-N-row multiplier cell array, allowing it to be used M times for each word of the multiplier signal, one for each of the M digits in a W-bit word of the multiplier signal.
    Type: Grant
    Filed: May 30, 1989
    Date of Patent: March 20, 1990
    Assignee: General Electric Company
    Inventors: Richard I. Hartley, Peter F. Corbett
  • Patent number: 4905175
    Abstract: A data shifter is constructed in monolithic integrated-circuit form essentially from three basic cells, namely: a first or A type of bit-slice cell with a multiplexer for selecting one of two inputs to a clocked output latch, a second or B type of bit-slice cell with a multiplexer for selecting one of two inputs to a cascaded pair of clocked latches, and a control cell for controlling the selection process in bit-slice cells arranged in a stack therewith. In addition where the order of the bits in each successive digit of the shifter output needs to be rotated, this can be accomplished using combinations of two further types of basic cells, namely: a braid-slice cell, and a braid-cap cell. These cells are rectangular and tile in a close-packed mosaic. The disclosure describes how to make a same set of basic cells that is adaptable for use both in left shifters and in right shifters.
    Type: Grant
    Filed: December 5, 1988
    Date of Patent: February 27, 1990
    Assignee: General Electric Company
    Inventors: Peter F. Corbett, Richard I. Hartley
  • Patent number: 4868903
    Abstract: A circuit for supplying safe logic zero and logic one signals to hardwired inputs of CMOS ICs comprises, at most, three field effect transistors, none of which have gates connected to either drain voltage V.sub.dd or source voltage V.sub.ss. The circuit has no external inputs and has two outputs, logic zero and logic one. The circuit has only one stable operating point and moves to this operating point from any initial condition. The circuit is safe and can enhance the reliability of ICs as it provides the same noise protection from voltages V.sub.ss and V.sub.dd for nodes connected to its output that an inverter provides for nodes connected to its output.
    Type: Grant
    Filed: April 15, 1988
    Date of Patent: September 19, 1989
    Assignee: General Electric Company
    Inventor: Peter F. Corbett
  • Patent number: 4860240
    Abstract: A double precision, low-latency two's complement bit-serial multiplier operates on the fact that after both inputs have been fully read into the multiplier, the calculation has proceeded to such a stage that it may be completed with a single counter. The multiplier comprises a plurality of bit slices and an endcell connected in series. The serial bit streams of the operands are sampled by latches in each of the bit slices, and the sampled bit values are accumulated using (5,3) counters to generate partial sum output signals. The partial sum output signal for the last bit slice is the least significant word of the double precision product. The endcell comprises another (5,3) counter which accumulates propagated sum and carry output signals of the bit slices and generates the most significant word of the double precision product.
    Type: Grant
    Filed: December 14, 1987
    Date of Patent: August 22, 1989
    Assignee: General Electric Company
    Inventors: Richard I. Hartley, Peter F. Corbett