Patents by Inventor Philip Ferolito

Philip Ferolito has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220278043
    Abstract: A semiconductor and a method of fabricating the semiconductor having multiple, interconnected die including: providing a semiconductor substrate having a plurality of disparate die formed within the semiconductor substrate, and a plurality of scribe lines formed between pairs of adjacent die of the plurality of disparate die; and fabricating, by a lithography system, a plurality of inter-die connections that extend between adjacent pair of die of the plurality of die.
    Type: Application
    Filed: May 17, 2022
    Publication date: September 1, 2022
    Inventors: Jean-Philippe Fricker, Philip Ferolito
  • Patent number: 11367686
    Abstract: A semiconductor and a method of fabricating the semiconductor having multiple, interconnected die including: providing a semiconductor substrate having a plurality of disparate die formed within the semiconductor substrate, and a plurality of scribe lines formed between pairs of adjacent die of the plurality of disparate die; and fabricating, by a lithography system, a plurality of inter-die connections that extend between adjacent pair of die of the plurality of die.
    Type: Grant
    Filed: August 14, 2020
    Date of Patent: June 21, 2022
    Assignee: Cerebras Systems Inc.
    Inventors: Jean-Philippe Fricker, Philip Ferolito
  • Publication number: 20210407840
    Abstract: The integrated circuit assembly can include: a semiconductor and a substrate (e.g., PCB). The integrated circuit assembly can optionally include: a compliant connector, a thermal management, and a securing element. The semiconductor 210 can include a first alignment feature. (e.g., orifice). The substrate can include a second alignment feature (e.g., alignment target) and conductive pads. The substrate can optionally include a cavity.
    Type: Application
    Filed: September 10, 2021
    Publication date: December 30, 2021
    Inventors: Jean-Philippe Fricker, Tim Botsford, Philip Ferolito, Paul Kennedy
  • Patent number: 11145530
    Abstract: The integrated circuit assembly can include: a semiconductor and a substrate (e.g., PCB). The integrated circuit assembly can optionally include: a compliant connector, a thermal management, and a securing element. The semiconductor 210 can include a first alignment feature. (e.g., orifice). The substrate can include a second alignment feature (e.g., alignment target) and conductive pads. The substrate can optionally include a cavity.
    Type: Grant
    Filed: November 9, 2020
    Date of Patent: October 12, 2021
    Assignee: Cerebras Systems Inc.
    Inventors: Jean-Philippe Fricker, Tim Botsford, Philip Ferolito, Paul Kennedy
  • Publication number: 20210143041
    Abstract: The integrated circuit assembly can include: a semiconductor and a substrate (e.g., PCB). The integrated circuit assembly can optionally include: a compliant connector, a thermal management, and a securing element. The semiconductor 210 can include a first alignment feature. (e.g., orifice). The substrate can include a second alignment feature (e.g., alignment target) and conductive pads. The substrate can optionally include a cavity.
    Type: Application
    Filed: November 9, 2020
    Publication date: May 13, 2021
    Inventors: Jean-Philippe Fricker, Tim Botsford, Philip Ferolito, Paul Kennedy
  • Publication number: 20200381394
    Abstract: A semiconductor and a method of fabricating the semiconductor having multiple, interconnected die including: providing a semiconductor substrate having a plurality of disparate die formed within the semiconductor substrate, and a plurality of scribe lines formed between pairs of adjacent die of the plurality of disparate die; and fabricating, by a lithography system, a plurality of inter-die connections that extend between adjacent pair of die of the plurality of die.
    Type: Application
    Filed: August 14, 2020
    Publication date: December 3, 2020
    Inventors: Jean-Philippe Fricker, Philip Ferolito
  • Patent number: 10777532
    Abstract: A semiconductor and a method of fabricating the semiconductor having multiple, interconnected die including: providing a semiconductor substrate having a plurality of disparate die formed within the semiconductor substrate, and a plurality of scribe lines formed between pairs of adjacent die of the plurality of disparate die; and fabricating, by a lithography system, a plurality of inter-die connections that extend between adjacent pair of die of the plurality of die.
    Type: Grant
    Filed: January 15, 2020
    Date of Patent: September 15, 2020
    Assignee: Cerebras Systems Inc.
    Inventors: Jean-Philippe Fricker, Philip Ferolito
  • Publication number: 20200152605
    Abstract: A semiconductor and a method of fabricating the semiconductor having multiple, interconnected die including: providing a semiconductor substrate having a plurality of disparate die formed within the semiconductor substrate, and a plurality of scribe lines formed between pairs of adjacent die of the plurality of disparate die; and fabricating, by a lithography system, a plurality of inter-die connections that extend between adjacent pair of die of the plurality of die.
    Type: Application
    Filed: January 15, 2020
    Publication date: May 14, 2020
    Inventors: Jean-Philippe Fricker, Philip Ferolito
  • Patent number: 10586784
    Abstract: A semiconductor and a method of fabricating the semiconductor having multiple, interconnected die including: providing a semiconductor substrate having a plurality of disparate die formed within the semiconductor substrate, and a plurality of scribe lines formed between pairs of adjacent die of the plurality of disparate die; and fabricating, by a lithography system, a plurality of inter-die connections that extend between adjacent pair of die of the plurality of die.
    Type: Grant
    Filed: January 18, 2019
    Date of Patent: March 10, 2020
    Assignee: Cerebras Systems Inc.
    Inventors: Jean-Philippe Fricker, Philip Ferolito
  • Patent number: 10366967
    Abstract: A semiconductor and a method of fabricating the semiconductor having multiple, interconnected die including: providing a semiconductor substrate having a plurality of disparate die formed within the semiconductor substrate, and a plurality of scribe lines formed between pairs of adjacent die of the plurality of disparate die; and fabricating, by a lithography system, a plurality of inter-die connections that extend between adjacent pair of die of the plurality of die.
    Type: Grant
    Filed: June 27, 2018
    Date of Patent: July 30, 2019
    Assignee: Cerebras Systems Inc.
    Inventors: Jean-Philippe Fricker, Philip Ferolito
  • Patent number: 10361172
    Abstract: A semiconductor and a method of fabricating the semiconductor having multiple, interconnected die including: providing a semiconductor substrate having a plurality of disparate die formed within the semiconductor substrate, and a plurality of scribe lines formed between pairs of adjacent die of the plurality of disparate die; and fabricating, by a lithography system, a plurality of inter-die connections that extend between adjacent pair of die of the plurality of die.
    Type: Grant
    Filed: October 24, 2018
    Date of Patent: July 23, 2019
    Assignee: Cerebras Systems Inc.
    Inventors: Jean-Philippe Fricker, Philip Ferolito
  • Patent number: 10332860
    Abstract: A semiconductor and a method of fabricating the semiconductor having multiple, interconnected die including: providing a semiconductor substrate having a plurality of disparate die formed within the semiconductor substrate, and a plurality of scribe lines formed between pairs of adjacent die of the plurality of disparate die; and fabricating, by a lithography system, a plurality of inter-die connections that extend between adjacent pair of die of the plurality of die.
    Type: Grant
    Filed: October 29, 2018
    Date of Patent: June 25, 2019
    Assignee: Cerebras Systems Inc.
    Inventors: Jean-Philippe Fricker, Philip Ferolito
  • Publication number: 20190157243
    Abstract: A semiconductor and a method of fabricating the semiconductor having multiple, interconnected die including: providing a semiconductor substrate having a plurality of disparate die formed within the semiconductor substrate, and a plurality of scribe lines formed between pairs of adjacent die of the plurality of disparate die; and fabricating, by a lithography system, a plurality of inter-die connections that extend between adjacent pair of die of the plurality of die.
    Type: Application
    Filed: January 18, 2019
    Publication date: May 23, 2019
    Inventors: Jean-Philippe Fricker, Philip Ferolito
  • Publication number: 20190074262
    Abstract: A semiconductor and a method of fabricating the semiconductor having multiple, interconnected die including: providing a semiconductor substrate having a plurality of disparate die formed within the semiconductor substrate, and a plurality of scribe lines formed between pairs of adjacent die of the plurality of disparate die; and fabricating, by a lithography system, a plurality of inter-die connections that extend between adjacent pair of die of the plurality of die.
    Type: Application
    Filed: October 29, 2018
    Publication date: March 7, 2019
    Inventors: Jean-Philippe Fricker, Philip Ferolito
  • Publication number: 20190057953
    Abstract: A semiconductor and a method of fabricating the semiconductor having multiple, interconnected die including: providing a semiconductor substrate having a plurality of disparate die formed within the semiconductor substrate, and a plurality of scribe lines formed between pairs of adjacent die of the plurality of disparate die; and fabricating, by a lithography system, a plurality of inter-die connections that extend between adjacent pair of die of the plurality of die.
    Type: Application
    Filed: October 24, 2018
    Publication date: February 21, 2019
    Inventors: Jean-Philippe Fricker, Philip Ferolito
  • Publication number: 20190027466
    Abstract: A semiconductor and a method of fabricating the semiconductor having multiple, interconnected die including: providing a semiconductor substrate having a plurality of disparate die formed within the semiconductor substrate, and a plurality of scribe lines formed between pairs of adjacent die of the plurality of disparate die; and fabricating, by a lithography system, a plurality of inter-die connections that extend between adjacent pair of die of the plurality of die.
    Type: Application
    Filed: June 27, 2018
    Publication date: January 24, 2019
    Inventors: Jean-Philippe Fricker, Philip Ferolito
  • Publication number: 20160271418
    Abstract: A device for therapeutic irradiation with light of a portion of a person's skin located on the posterior between the lumbus and the popliteal fossa during the use of a toilet, may comprise: a light source; a controller electrically coupled to the light source, the controller being configured to control the intensity and duration of light emitted from the light source during a therapeutic session; one or more sensors comprising a first sensor coupled to the controller for detecting a person seated on the toilet; and a power source electrically coupled to the light source and the controller; wherein the controller is further configured to turn on, and keep turned on for the duration of the therapeutic session, the light source when the first sensor detects the person seated on the toilet, and wherein the light source is configured to illuminate the portion of the person's skin.
    Type: Application
    Filed: March 16, 2016
    Publication date: September 22, 2016
    Inventor: Philip Ferolito
  • Patent number: 8832336
    Abstract: A system for increasing the efficiency of data transfer through a serializer-deserializer (SerDes) link, and for reducing data latency caused by differences between arrival times of the data on the SerDes link and the system clock with which the device operates.
    Type: Grant
    Filed: January 30, 2010
    Date of Patent: September 9, 2014
    Assignee: MoSys, Inc.
    Inventors: Michael J. Morrison, Jay B. Patel, Philip A. Ferolito, Michael J. Miller
  • Patent number: 8527676
    Abstract: A system for increasing the efficiency of data transfer through a serializer-deserializer (SerDes) link, and for reducing data latency caused by differences between arrival times of the data on the SerDes link and the system clock with which the device operates.
    Type: Grant
    Filed: May 9, 2012
    Date of Patent: September 3, 2013
    Assignee: MoSys, Inc.
    Inventors: Michael J. Morrison, Jay B. Patel, Philip A. Ferolito, Michael J. Miller
  • Patent number: 8370725
    Abstract: An apparatus includes a receiver, an error detection unit, and an acknowledgement unit. The receiver may receive frames of data from a transmitter unit of a second apparatus via a first communication path. The error detection unit may detect data errors in the frames of data received via the first communication path. The acknowledgment unit may maintain an acknowledgement indicator indicative of whether frames received by the apparatus are error free. In response to the error detection unit detecting an error, the acknowledgement unit may indicate an error condition exists by freezing a value of the acknowledgement indicator, or alternatively the acknowledgement unit may set a current value of the acknowledgement indicator to a predetermined error value. Further, the apparatus may successively convey values of the acknowledgement indicator to the second apparatus via a second communication path while the apparatus is receiving frames.
    Type: Grant
    Filed: February 1, 2010
    Date of Patent: February 5, 2013
    Assignee: MoSys, Inc.
    Inventors: Michael J. Miller, Michael J. Morrison, Philip A. Ferolito, Jay B. Patel, Toru M. Kuzuhara