Patents by Inventor Pin-Chin Connie Wang

Pin-Chin Connie Wang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6417566
    Abstract: An integrated circuit and manufacturing method therefor is provided having a semiconductor substrate with a semiconductor device. A device dielectric layer is formed on the semiconductor substrate and a channel dielectric layer on the device dielectric layer has an opening formed therein. A barrier layer lines the channel opening and a conductor core fills the opening over the barrier layer. A seed layer is disposed between the barrier layer and the conductor core. The seed layer has an associated element which is formed during annealing into an intermetallic compound which has a density lower than the density of the conductor core.
    Type: Grant
    Filed: November 1, 2000
    Date of Patent: July 9, 2002
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Pin-Chin Connie Wang, Amit P. Marathe
  • Patent number: 6417100
    Abstract: A method of manufacturing an integrated circuit is provided having a semiconductor substrate with a semiconductor device. A device dielectric layer with an opening provided therein is formed on the semiconductor substrate. A barrier layer lines the channel opening. A conductor core fills the opening over the barrier layer. The integrated circuit is annealed in an atmosphere containing ammonia. This results in reduced hydrogen accumulation, improved bonding, and reduced electro-migration.
    Type: Grant
    Filed: June 4, 2001
    Date of Patent: July 9, 2002
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Steven C. Avanzino, Pin-Chin Connie Wang, Minh Van Ngo
  • Publication number: 20020076923
    Abstract: A method is provided for manufacturing an integrated circuit on a semiconductor wafer having a semiconductor substrate with a semiconductor device thereon. A dielectric layer is formed on the semiconductor substrate and an opening is formed in the dielectric layer. A barrier layer is deposited to line the opening. A seed layer is deposited on the barrier layer and securely bonds to the barrier layer. A conductor layer is deposited to fill the channel opening over the barrier layer. A planarization technique is used to planarize the barrier, seed layer, and conductor layers to be coplanar with the dielectric layer to form a conductor channel. The semiconductor wafer is then subjected to a two step timed anneal.
    Type: Application
    Filed: December 20, 2000
    Publication date: June 20, 2002
    Inventors: Steven C. Avanzino, Pin-Chin Connie Wang, Minh Van Ngo
  • Patent number: 6403474
    Abstract: A method is provided for manufacturing an integrated circuit on a semiconductor wafer having a semiconductor substrate with a semiconductor device thereon. A dielectric layer is formed on the semiconductor substrate and an opening is formed in the dielectric layer. A barrier layer is deposited to line the opening. A seed layer is deposited on the barrier layer and securely bonds to the barrier layer. A conductor layer is deposited to fill the channel opening over the barrier layer. A planarization technique is used to planarize the barrier, seed layer, and conductor layers to be coplanar with the dielectric layer to form a conductor channel. The semiconductor wafer is then subjected to a two step timed anneal.
    Type: Grant
    Filed: December 20, 2000
    Date of Patent: June 11, 2002
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Steven C. Avanzino, Pin-Chin Connie Wang, Minh Van Ngo
  • Patent number: 6346479
    Abstract: A copper interconnect is formed by creating an opening in a dielectric layer. Copper is then deposited in a non-conformal electroplating process to fill a portion of the opening. A second electroplating process is then performed to conformally deposit copper in the remaining unfilled portion of the opening. The resulting deposition of the copper is more uniform and planar, thereby facilitating subsequent planarization of the semiconductor device.
    Type: Grant
    Filed: June 14, 2000
    Date of Patent: February 12, 2002
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Christy Mei-Chu Woo, Pin-Chin Connie Wang
  • Patent number: 6190752
    Abstract: A thin film of material having a rock-salt-like structure is deposited on a smooth amorphous substrate surface by ion beam assisted deposition.
    Type: Grant
    Filed: November 12, 1998
    Date of Patent: February 20, 2001
    Assignee: Board of Trustees of the Leland Stanford Junior University
    Inventors: Khiem B. Do, Pin-Chin Connie Wang, Robert H. Hammond, Theodore H. Geballe