Patents by Inventor Prasenjit Bhowmik

Prasenjit Bhowmik has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090295609
    Abstract: A system and method for reducing the power dissipated in an Analog to Digital Converter (ADC). The method includes the steps of: receiving a residue output from a previous phase of a plurality of clock phases where the plurality of clock phases includes a sample-and-hold phase and an amplifying phase for sampling and amplifying an analog input signal respectively, eliminating an effect of load on a residue amplifier when amplifying the residue output to generate an amplified residue output in the amplifying phase, and eliminating an effect of small feedback factor when sampling the amplified residue output in the sample-and-hold phase. Power advantage is achieved by sharing the load on the residue amplifier across the sample-and-hold phase and the amplifying phase rather than being fully present in any one of the clock phases. The present invention also provides a method for reducing the number of comparators used in ADCs.
    Type: Application
    Filed: June 9, 2007
    Publication date: December 3, 2009
    Inventors: T. S. Venkatesh, L. Chandrashekar, Prasun Kali Bhattacharya, Prasenjit Bhowmik, C. Srinivasan, Mukesh Khatri, Sanjeeb Kumar Ghosh, Sumanth Chakkirala, Sundararajan Krishnan, Prakash Easwaran
  • Patent number: 7548104
    Abstract: A delay line including a sequence of identical delay cells with improved gain and in built duty cycle distortion control and a method thereof is disclosed. Each delay cell of the sequence includes a current source, four transistors, and a load capacitor. A gate of the current source receives a voltage bias that controls a delay of the delay cell. A drain of the first transistor is connected to the drain of the current source. The first and second transistor gates receive an input clock signal. The second transistor drain is connected to the source of the current source. The third transistor gate and the load capacitor are also connected to the drain of the current source. The fourth transistor drain is connected to the third transistor drain. The fourth transistor gate is coupled to an output of a second consecutive delay cell for duty cycle distortion control.
    Type: Grant
    Filed: June 10, 2007
    Date of Patent: June 16, 2009
    Assignee: Cosmic Circuits Private Limited
    Inventors: Prasenjit Bhowmik, Sundararajan Krishnan, G. Sriram
  • Patent number: 7538701
    Abstract: A system and method for improving the dynamic performance in an analog-to-digital converter (ADC) by randomizing the differential mismatch. The differential mismatch in an input analog signal is randomized by flipping the input signal and output signal randomly.
    Type: Grant
    Filed: June 9, 2007
    Date of Patent: May 26, 2009
    Assignee: Cosmic Circuits Private Limited
    Inventors: Venkatesh Teeka Srinivasa Shetty, Chandrashekar Lakshminarayanan, Prasun Kali Bhattacharya, Prasenjit Bhowmik, Srinivasan Chakravarthy, Mukesh Khatri, Sanjeeb Kumar Ghosh, Sumanth Chakkirala, Sundararajan Krishnan, Prakash Easwaran
  • Publication number: 20070285144
    Abstract: A delay line including a sequence of identical delay cells with improved gain and in built duty cycle distortion control and a method thereof is disclosed. Each delay cell of the sequence includes a current source, four transistors, and a load capacitor. A gate of the current source receives a voltage bias that controls a delay of the delay cell. A drain of the first transistor is connected to the drain of the current source. The first and second transistor gates receive an input clock signal. The second transistor drain is connected to the source of the current source. The third transistor gate and the load capacitor are also connected to the drain of the current source. The fourth transistor drain is connected to the third transistor drain. The fourth transistor gate is coupled to an output of a second consecutive delay cell for duty cycle distortion control.
    Type: Application
    Filed: June 10, 2007
    Publication date: December 13, 2007
    Inventors: Prasenjit BHOWMIK, Sundararajan KRISHNAN, G. Sriram
  • Publication number: 20070285297
    Abstract: A system and method for improving the dynamic performance in an analog-to-digital converter (ADC) by randomizing the differential mismatch. The differential mismatch in an input analog signal is randomized by flipping the input signal and output signal randomly.
    Type: Application
    Filed: June 9, 2007
    Publication date: December 13, 2007
    Inventors: T. S. Venkatesh, L. Chandrashekar, Prasun Kali Bhattacharya, Prasenjit Bhowmik, C. Srinivasan, Mukesh Khatri, Sanjeeb Kumar Ghosh, Sumanth Chakkirala, Sundararajan Krishnan, Prakash Easwaran
  • Publication number: 20070285138
    Abstract: A Delay Locked Loop (DLL) and method for generating multiple equally spaced phases over a wide frequency range is disclosed. The DLL includes a delay line, and a control module. The delay line receives a reference clock signal and outputs a final delay clock signal in response to the reference clock signal. The delay line includes a plurality of delay cells connected in series. The plurality of delay cells generate a plurality of delay clock signals having equally spaced phases. The control module generates a phase control signal based on counting a number of pulses of the reference clock signal that are input to the delay line before occurrence of a first corresponding pulse of the final delay clock signal.
    Type: Application
    Filed: June 10, 2007
    Publication date: December 13, 2007
    Inventors: Prasenjit BHOWMIK, Sundararajan KRISHNAN, G. Sriram