Patents by Inventor Qi-Zhong Hong

Qi-Zhong Hong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6048784
    Abstract: A method of fabricating a transistor having an improved salicided gate is provided. The method may include forming a gate (14) that is separated from a substrate (12) by a gate insulator (16). A spacer (22) may be formed proximate the gate (14) such that the spacer (22) exposes a top region (28) and a side region (30) of the gate (14). The top region (28) and the side region (30) of the gate (14) may be irradiated at an angle (38) to form a post amorphous region (32) within the gate (14). A reactive layer (42) may be formed adjacent the post amorphous region (32). A salicidation region (44) may be then formed between the post amorphous region (32) and the reactive layer (42). The reactive layer (42) may be removed to expose the salicidation region (44).
    Type: Grant
    Filed: December 15, 1998
    Date of Patent: April 11, 2000
    Assignee: Texas Instruments Incorporated
    Inventors: Qi-Zhong Hong, Jorge A. Kittl
  • Patent number: 6046113
    Abstract: A method of removing an outer layer from an inner surface during semiconductor fabrication. A portion of the outer layer (50) may be anisotropically etched. A remaining portion of the outer layer (55) may then be wet etched without impairing the inner surface (12).
    Type: Grant
    Filed: October 24, 1997
    Date of Patent: April 4, 2000
    Assignee: Texas Instruments Incorporated
    Inventors: Qi-Zhong Hong, Shouli Hsia
  • Patent number: 6046105
    Abstract: Method of forming a salicide on a gate structure uses sidewall spacers which leave at least 30 percent of the gate sidewall exposed. After metal deposition, which has at least 50 percent step coverage, an anisotropic etch removes some or all of the metal on horizontal surfaces. Silicides formed from this metal layer are conformal, or even thicker on the sides of the gate than on horizontal structures. This achieves low sheet resistance on the gate, while remaining compatible with shallow junctions.
    Type: Grant
    Filed: April 15, 1998
    Date of Patent: April 4, 2000
    Assignee: Texas Instruments Incorporated
    Inventors: Jorge Adrian Kittl, Qi-Zhong Hong
  • Patent number: 6037254
    Abstract: Method of fabricating a narrow linewidth transistor having a low sheet resistance. The transistor may be fabricated in a surface of a semiconductor layer (12). A gate body (14) may be formed separated from an outer surface (16) of the semiconductor layer (12) by a gate insulator (18). The gate body (14) may have an inner surface (20) proximate to the semiconductor layer (12) and an opposite outer surface (22). An insulator layer (30) may be deposited outwardly of the semiconductor layer (12) and the gate body (14). The insulator layer (30) may be anisotropically etched to form side walls (32) adjacent to the gate body (14). The anisotropic etch may cause a residual layer of contaminants (34) to form on the outer surface (16) of the semiconductor layer (12) and on the outer surface (22) of the gate body (14). A protective layer (50) may be deposited outwardly of the residual layer of contaminants (34). Dopants may be implanted into the semiconductor layer (12) proximate to the side walls (32).
    Type: Grant
    Filed: October 24, 1997
    Date of Patent: March 14, 2000
    Assignee: Texas Instruments Incorporated
    Inventor: Qi-Zhong Hong
  • Patent number: 6037013
    Abstract: A barrier/liner structure (10) and method. First, a porous nitride layer (12) is formed over a structure (18), for example, by metal-organic CVD (MOCVD). Then, the porous nitride layer (12) is exposed to a silicon- (or dopant-) containing ambient to obtain a silicon-(or dopant) rich surface layer (14). Finally, the silicon- (or dopant) rich surface layer (14) is nitrided to obtain a silicon-nitride (or dopant-nitride) enriched surface layer (16).
    Type: Grant
    Filed: March 4, 1998
    Date of Patent: March 14, 2000
    Assignee: Texas Instruments Incorporated
    Inventors: Wei-Yung Hsu, Qi-Zhong Hong, Jiong-Ping Lu
  • Patent number: 6008117
    Abstract: A method is provided for forming sidewall diffusion barriers from a dielectric material. A trench or via is formed in a semiconductor device. A layer of dielectric material is deposited over the surfaces of the semiconductor device. The deposited layer of dielectric material is removed from all surfaces except the sidewall of the trench or via, thereby forming the dielectric diffusion barriers on the sidewall. Because dielectric materials have an amorphous structure which does not readily permit diffusion, impurities do not need to be added to the dielectric diffusion barriers. Furthermore, dielectric diffusion barriers produce a smaller RC time delay relative to metallic diffusion barriers having a comparable thickness.
    Type: Grant
    Filed: March 19, 1997
    Date of Patent: December 28, 1999
    Assignee: Texas Instruments Incorporated
    Inventors: Qi-Zhong Hong, Shin-Puu Jeng, Wei-Yung Hsu
  • Patent number: 5985763
    Abstract: Methods are provided for the construction of metal-to-metal connections between non-adjacent layers in a structure, such as a semiconductor device. A first metal conductor layer is provided along a substrate. An anti-reflection cap is provided in overlying relation with said first conductor layer. At least a portion of the dielectric layer and the anti-reflection cap is removed to define a passage which extends from an upper surface of the dielectric layer to the first metal conductor. The passage is substantially filled with a fill metal, and a second metal conductor layer is applied over at least a portion of the dielectric layer and the substantially filled passage to electrically connect the first and second metal conductors. A diffusion liner can optionally be applied to the passage prior to application of the fill metal. The passage fill metal and second conductor layer can be integrally formed, and the fill metal and at least one of the conductor layers are formed from the same matrix metal.
    Type: Grant
    Filed: November 14, 1997
    Date of Patent: November 16, 1999
    Assignee: Texas Instruments Incorporated
    Inventors: Qi-Zhong Hong, Wei-Yung Hsu, Shin-puu Jeng
  • Patent number: 5945737
    Abstract: A device having a thin film and/or a solder ball formed on a substrate. The thin film and the solder ball each include a metal and a compound that includes an oxide, nitride, or carbide precipitate of an expandable element or a contractible element. The compound is distributed in the metal to control the tensile and compressive stresses and mechanical properties of the thin film and the solder ball.
    Type: Grant
    Filed: November 6, 1997
    Date of Patent: August 31, 1999
    Assignee: International Business Machines Corporation
    Inventors: Cyril Cabral, Jr., Lawrence Alfred Clevenger, Fran.cedilla.ois Max d'Heurle, Qi-Zhong Hong
  • Patent number: 5892282
    Abstract: Methods are provided for the construction of metal-to-metal connections between non-adjacent layers in a structure, such as a semiconductor device. A first metal conductor layer is provided along a substrate. An anti-reflection cap is provided in overlying relation with said first conductor layer. At least a portion of the dielectric layer and the anti-reflection cap is removed to define a passage which extends from an upper surface of the dielectric layer to the first metal conductor. The passage is substantially filled with a fill metal, and a second metal conductor layer is applied over at least a portion of the dielectric layer and the substantially filled passage to electrically connect the first and second metal conductors. A diffusion liner can optionally be applied to the passage prior to application of the fill metal. The passage fill metal and second conductor layer can be integrally formed, and the fill metal and at least one of the conductor layers are formed from the same matrix metal.
    Type: Grant
    Filed: November 27, 1996
    Date of Patent: April 6, 1999
    Assignee: Texas Instruments Incorporated
    Inventors: Qi-Zhong Hong, Wei-Yung Hsu, Shin-puu Jeng
  • Patent number: 5834374
    Abstract: A method for forming thin films and controlling the tensile and compressive stresses and mechanical properties of the thin film. The method includes forming an alloy on a substrate having a solvent metal and a solute, then annealing the substrate and the alloy in one of an oxidizing, nitriding and carborizing ambient so that the ambient reacts with the solute to form respectively one of an oxide, nitride and carbide precipitates of the solute in the solvent. The solute is selected so that the precipitates formed may be used to control the mechanical properties of the solvent.
    Type: Grant
    Filed: May 1, 1995
    Date of Patent: November 10, 1998
    Assignee: International Business Machines Corporation
    Inventors: Cyril Cabral, Jr., Lawrence Alfred Clevenger, Fran.cedilla.ois Max d'Heurle, Qi-Zhong Hong
  • Patent number: 5668411
    Abstract: A diffusion barrier trilayer 42 is comprised of a bottom layer 44, a seed layer 46 and a top layer 48. The diffusion barrier trilayer 42 prevents reaction of metallization layer 26 with the top layer 48 upon heat treatment, resulting in improved sheet resistance and device speed.
    Type: Grant
    Filed: July 23, 1996
    Date of Patent: September 16, 1997
    Assignee: Texas Instruments Incorporated
    Inventors: Qi-Zhong Hong, Shin-Puu Jeng, Robert H. Havemann
  • Patent number: 5624869
    Abstract: A method and a device directed to the same, for stabilizing cobalt di-silicide/single crystal silicon, amorphous silicon, polycrystalline silicon, germanide/crystalline germanium, polycrystalline germanium structures or other semiconductor material structures so that high temperature processing steps (above 750.degree. C.) do not degrade the structural quality of the cobalt di-silicide/silicon structure. The steps of the method include forming a di-silicide or germanide by either reacting cobalt with the substrate material and/or the codeposition of the di-silicide or germanide on a substrate, adding a selective element, either platinum or nitrogen, into the cobalt and forming the di-silicide or germanide by a standard annealing treatment. Alternatively, the cobalt di-silicide or cobalt germanide can be formed after the formation of the di-silicide or germanide respectively. As a result, the upper limit of the annealing temperature at which the di-silicide or germanide will structurally degrade is increased.
    Type: Grant
    Filed: April 13, 1994
    Date of Patent: April 29, 1997
    Assignee: International Business Machines Corporation
    Inventors: Paul D. Agnello, Cyril Cabral, Jr., Lawrence A. Clevenger, Matthew W. Copel, Francois M. d'Heurle, Qi-Zhong Hong
  • Patent number: 5605724
    Abstract: A method for minimizing reaction between metal conductors and other metals to minimize change in sheet resistance of the conductors upon heat treatment which includes providing a substrate. The substrate is preferably one of a dielectric, a metal or a semiconductor. A metallic diffusion barrier layer, preferably one of TiN, TiW or TiWN and preferably having a thickness of from about 10 nanometers to about 100 nanometers, is deposited on the substrate, preferably by one of sputtering, electron beam evaporation or chemical vapor deposition. The exposed surface of the metallic diffusion barrier layer is treated with a plasma, preferably an oxygen plasma, a nitrous oxide plasma or a plasma of an oxygen-containing species. An electrical conductor, preferably one of aluminum, aluminum-metal alloys, copper or copper-metal alloys and preferably having a thickness of from about 100 nanometers to about 1200 nanometers, is then deposited on the plasma-treated surface of the metallic diffusion barrier layer.
    Type: Grant
    Filed: March 20, 1995
    Date of Patent: February 25, 1997
    Assignee: Texas Instruments Incorporated
    Inventors: Qi-Zhong Hong, Robert H. Havemann