Patents by Inventor Qiyue ZHAO

Qiyue ZHAO has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220384628
    Abstract: Semiconductor device structures and methods for manufacturing the same are provided. The semiconductor device structure includes a substrate, a first nitride semiconductor layer, a second nitride semiconductor layer, a gate electrode, a first electrode, a first via and a second via. The substrate has a first surface and a second surface. The first nitride semiconductor layer is disposed on the first surface of the substrate. The second nitride semiconductor layer is disposed on the first nitride semiconductor layer and has a bandgap exceeding that of the first nitride semiconductor layer. The gate electrode and the first electrode are disposed on the second nitride semiconductor layer. The first via extends from the second surface and is electrically connected to the first electrode. The second via extends from the second surface. The depth of the first via is different from the depth of the second via.
    Type: Application
    Filed: January 27, 2021
    Publication date: December 1, 2022
    Inventors: Jingyu SHEN, Qiyue ZHAO, Chunhua ZHOU, Chao YANG, Wuhao GAO, Yu SHI, Baoli WEI
  • Publication number: 20220384418
    Abstract: The present disclosure provides a nitride-based bidirectional switching device with substrate potential management capability. The device has a control node, a first power/load node, a second power/load node and a main substrate, and comprises: a nitride-based bilateral transistor and a substrate potential management circuit configured for managing a potential of the main substrate. By implementing the substrate potential management circuit, the substrate potential can be stabilized to a lower one of the potentials of the first source/drain and the second source/drain of the bilateral transistor no matter in which directions the bidirectional switching device is operated. Therefore, the bilateral transistor can be operated with a stable substrate potential for conducting current in both directions.
    Type: Application
    Filed: December 22, 2021
    Publication date: December 1, 2022
    Inventors: Qiyue ZHAO, Chunhua ZHOU, Maolin LI, Wuhao GAO, Chao YANG, Guanshen YANG, Shaopeng CHENG
  • Publication number: 20220384425
    Abstract: The present disclosure provides a nitride-based bidirectional switching device with substrate potential management capability. The device has a control node, a first power/load node, a second power/load node and a main substrate, and comprises: a nitride-based bilateral transistor and a substrate potential management circuit configured for managing a potential of the main substrate. By implementing the substrate potential management circuit, the substrate potential can be stabilized to a lower one of the potentials of the first source/drain and the second source/drain of the bilateral transistor no matter in which directions the bidirectional switching device is operated. Therefore, the bilateral transistor can be operated with a stable substrate potential for conducting current in both directions.
    Type: Application
    Filed: December 22, 2021
    Publication date: December 1, 2022
    Inventors: Qiyue ZHAO, Chunhua ZHOU, Maolin LI, Wuhao GAO, Chao YANG, Guanshen YANG, Shaopeng CHENG
  • Publication number: 20220385203
    Abstract: The present disclosure provides a nitride-based bidirectional switching device with substrate potential management capability. The device has a control node, a first power/load node, a second power/load node and a main substrate, and comprises: a nitride-based bilateral transistor and a substrate potential management circuit configured for managing a potential of the main substrate. By implementing the substrate potential management circuit, the substrate potential can be stabilized to a lower one of the potentials of the first source/drain and the second source/drain of the bilateral transistor no matter in which directions the bidirectional switching device is operated. Therefore, the bilateral transistor can be operated with a stable substrate potential for conducting current in both directions.
    Type: Application
    Filed: December 22, 2021
    Publication date: December 1, 2022
    Inventors: Qiyue ZHAO, Chunhua ZHOU, Maolin LI, Wuhao GAO, Chao YANG, Guanshen YANG, Shaopeng CHENG
  • Publication number: 20220384423
    Abstract: The present disclosure provides a nitride-based bidirectional switching device with substrate potential management capability. The device has a control node, a first power/load node, a second power/load node and a main substrate, and comprises: a nitride-based bilateral transistor and a substrate potential management circuit configured for managing a potential of the main substrate. By implementing the substrate potential management circuit, the substrate potential can be stabilized to a lower one of the potentials of the first source/drain and the second source/drain of the bilateral transistor no matter in which directions the bidirectional switching device is operated. Therefore, the bilateral transistor can be operated with a stable substrate potential for conducting current in both directions.
    Type: Application
    Filed: December 22, 2021
    Publication date: December 1, 2022
    Inventors: Qiyue ZHAO, Chunhua ZHOU, Maolin LI, Wuhao GAO, Chao YANG, Guanshen YANG, Shaopeng CHENG
  • Patent number: 11515409
    Abstract: The present invention relates to a semiconductor device with an asymmetric gate structure. The device comprises a substrate; a channel layer, positioned above the substrate; a barrier layer, positioned above the channel layer, the barrier layer and the channel layer being configured to form two-dimensional electron gas (2DEG), and the 2DEG being formed in the channel layer along an interface between the channel layer and the barrier layer; a source contact and a drain contact, positioned above the barrier layer; a doped group III-V layer, positioned above the barrier layer and between the drain contact and the source contact; and a gate electrode, positioned above the doped group III-V layer and configured to form a Schottky junction with the doped group III-V layer, wherein the doped group III-V layer and/or gate electrode has a non-central symmetrical geometry so as to achieve the effect of improving gate leakage current characteristics.
    Type: Grant
    Filed: October 7, 2020
    Date of Patent: November 29, 2022
    Assignee: INNOSCIENCE (ZHUHAI) TECHNOLOGY CO., LTD.
    Inventors: Hang Liao, Qiyue Zhao, Chang An Li, Chao Wang, Chunhua Zhou, King Yuen Wong
  • Publication number: 20220376061
    Abstract: A semiconductor device includes a gate electrode, first and second passivation layers, first and second field plates. The gate electrode is disposed above nitride-based semiconductor layers. The first passivation layer covers the gate electrode. The first field plate is disposed on the first passivation layer. The first passivation layer has a first portion covered with the first field plate and a second portion free from coverage of the first field plate. The second passivation layer covers the first field plate. The second field plate is disposed over the second passivation layer. The second passivation has a first portion covered with the second field plate and a second portion is free from coverage of the second field plate. A thickness difference between the first and second portions of the first passivation layer is less than a thickness difference between the first and second portions of the second passivation layer.
    Type: Application
    Filed: February 19, 2021
    Publication date: November 24, 2022
    Inventors: Qiyue ZHAO, Wuhao GAO, Fengming LIN
  • Publication number: 20220376038
    Abstract: Semiconductor device structures and methods for manufacturing the same are provided. The semiconductor device structure includes a substrate, a first nitride semiconductor layer, a second nitride semiconductor layer, a barrier layer, a third nitride semiconductor layer and a gate structure. The first nitride semiconductor layer is disposed on the substrate. The second nitride semiconductor layer is disposed on the first nitride semiconductor layer and has a bandgap greater than that of the first nitride semiconductor layer. The barrier layer is disposed on the second nitride semiconductor layer and has a bandgap greater than that of the second nitride semiconductor layer. The third nitride semiconductor layer is doped with impurity and disposed on the barrier layer. The gate structure is disposed on the third nitride semiconductor layer.
    Type: Application
    Filed: September 9, 2020
    Publication date: November 24, 2022
    Inventors: Chao YANG, Chunhua ZHOU, Qiyue ZHAO
  • Publication number: 20220375815
    Abstract: A flip-chip semiconductor package with improved heat dissipation capability and low package profile is provided. The package comprises a heat sink having a plurality of heat dissipation fins and a plurality of heat dissipation leads. The heat dissipation leads are connected to a plurality of thermally conductive vias of a substrate so as to provide thermal conductivity path from the heatsink to the substrate as well as support the heatsink to relieve compressive stress applied to a semiconductor die by the heatsink. The package further comprises an encapsulation layer configured to cover the heat dissipation leads of the heat sink and expose the heat dissipation fins of the heat sink.
    Type: Application
    Filed: December 28, 2020
    Publication date: November 24, 2022
    Inventors: Jingyu SHEN, Qiyue ZHAO, Chunhua ZHOU, Chao YANG, Weigang YAO, Baoli WEI
  • Publication number: 20220310834
    Abstract: Semiconductor device structures and methods for manufacturing the same are provided. The semiconductor device structure includes a substrate, a first nitride semiconductor layer, a second nitride semiconductor layer, a barrier layer, a third nitride semiconductor layer and a gate structure. The first nitride semiconductor layer is disposed on the substrate. The second nitride semiconductor layer is disposed on the first nitride semiconductor layer and has a bandgap greater than that of the first nitride semiconductor layer. The barrier layer is disposed on the second nitride semiconductor layer and has a bandgap greater than that of the second nitride semiconductor layer. The third nitride semiconductor layer is doped with impurity and disposed on the barrier layer. The gate structure is disposed on the third nitride semiconductor layer.
    Type: Application
    Filed: September 9, 2020
    Publication date: September 29, 2022
    Inventors: Chao YANG, Chunhua ZHOU, Qiyue ZHAO
  • Patent number: 11456294
    Abstract: Some embodiments of the disclosure provide a semiconductor device. The semiconductor device includes: a doped substrate; a barrier layer, disposed on the doped substrate; a channel layer, disposed between the doped substrate and the barrier layer; and a doped semiconductor structure, disposed in the doped substrate, where a band gap of the barrier layer is greater than a band gap of the channel layer, the doped substrate and the doped semiconductor structure have different polarities, and the doped substrate includes a doped silicon substrate.
    Type: Grant
    Filed: April 16, 2020
    Date of Patent: September 27, 2022
    Assignee: INNOSCIENCE (ZHUHAI) TECHNOLOGY CO., LTD.
    Inventors: Qiyue Zhao, Chuan He, Zuer Chen
  • Publication number: 20220223417
    Abstract: A semiconductor device includes a doped substrate, a barrier layer, a channel layer, and a doped semiconductor structure. The barrier layer is disposed on the doped substrate. The channel layer is disposed between the doped substrate and the barrier layer, in which a bandgap of the barrier layer is greater than a bandgap of the channel layer. The doped semiconductor structure is embedded in the doped substrate and at a position lower than the channel layer, in which the doped substrate and the doped semiconductor structure have different polarities, so as to form a diode therebetween.
    Type: Application
    Filed: April 1, 2022
    Publication date: July 14, 2022
    Inventors: Qiyue ZHAO, Chuan HE
  • Publication number: 20220223418
    Abstract: A semiconductor device includes a doped substrate, a barrier layer, a channel layer, a doped semiconductor structure, and the conductive structure. The barrier layer is disposed on the doped substrate. The channel layer is disposed between the doped substrate and the barrier layer, in which a bandgap of the barrier layer is greater than a bandgap of the channel layer. The doped semiconductor structure is embedded in the doped substrate, in which the doped substrate and the doped semiconductor structure have different polarities, so as to form a diode therebetween. The conductive structure is disposed over the doped substrate and makes contact with the doped semiconductor structure, in which the conductive structure extends from the doped semiconductor structure to a position higher than the channel layer and the barrier layer.
    Type: Application
    Filed: April 1, 2022
    Publication date: July 14, 2022
    Inventors: Qiyue ZHAO, Chuan HE
  • Patent number: 11322355
    Abstract: Some embodiments of the disclosure provide a method for forming a semiconductor device. The method includes: forming a plurality of semiconductor material layers on a doped substrate; removing a part of the plurality of semiconductor material layers to form an exposed doped substrate; and ion implanting a dopant into the exposed doped substrate to form a doped semiconductor structure, where the doped substrate and the doped semiconductor structure have different polarities.
    Type: Grant
    Filed: April 16, 2020
    Date of Patent: May 3, 2022
    Assignee: INNOSCIENCE (ZHUHAI) TECHNOLOGY CO., LTD.
    Inventors: Qiyue Zhao, Chuan He
  • Publication number: 20220005806
    Abstract: The present disclosure provides a semiconductor device and a fabrication method thereof. The semiconductor device includes a III-V material layer, a first gate, a second gate, and a first passivation layer. The first gate and the second gate are on the III-V material layer. The first passivation layer is on the first gate. A first activation ratio of an element in the first gate is different from a second activation ratio of the element in the second gate.
    Type: Application
    Filed: July 3, 2020
    Publication date: January 6, 2022
    Inventors: Qiyue ZHAO, Wuhao GAO, Zu Er CHEN
  • Publication number: 20210399124
    Abstract: The present invention relates to a semiconductor device with an asymmetric gate structure. The device comprises a substrate; a channel layer, positioned above the substrate; a barrier layer, positioned above the channel layer, the barrier layer and the channel layer being configured to form two-dimensional electron gas (2DEG), and the 2DEG being formed in the channel layer along an interface between the channel layer and the barrier layer; a source contact and a drain contact, positioned above the barrier layer; a doped group III-V layer, positioned above the barrier layer and between the drain contact and the source contact; and a gate electrode, positioned above the doped group III-V layer and configured to form a Schottky junction with the doped group III-V layer, wherein the doped group III-V layer and/or gate electrode has a non-central symmetrical geometry so as to achieve the effect of improving gate leakage current characteristics.
    Type: Application
    Filed: October 7, 2020
    Publication date: December 23, 2021
    Inventors: Hang LIAO, Qiyue ZHAO, Chang An LI, Chao WANG, Chunhua ZHOU, King Yuen WONG
  • Publication number: 20210399123
    Abstract: The present invention relates to a semiconductor device having an improved gate leakage current. The semiconductor device includes: a substrate; a first nitride semiconductor layer, positioned above the substrate; a second nitride semiconductor layer, positioned above the first nitride semiconductor layer and having an energy band gap greater than that of the first nitride semiconductor layer; a source contact and a drain contact, positioned above the second nitride semiconductor layer; a doped third nitride semiconductor layer, positioned above the second nitride semiconductor layer and between the drain contact and the source contact; and a gate electrode, positioned above the doped third nitride semiconductor layer, where the doped third nitride semiconductor layer has at least one protrusion extending along a direction substantially parallel to an interface between the first nitride semiconductor layer and the second nitride semiconductor layer, thereby improving the gate leakage current phenomenon.
    Type: Application
    Filed: October 7, 2020
    Publication date: December 23, 2021
    Inventors: Hang LIAO, Qiyue ZHAO, Chang An LI, Chao WANG, Chunhua ZHOU, King Yuen WONG
  • Publication number: 20210265339
    Abstract: Some embodiments of the disclosure provide a semiconductor device. The semiconductor device includes: a doped substrate; a barrier layer, disposed on the doped substrate; a channel layer, disposed between the doped substrate and the barrier layer; and a doped semiconductor structure, disposed in the doped substrate, where a band gap of the barrier layer is greater than a band gap of the channel layer, and the doped substrate and the doped semiconductor structure have different polarities.
    Type: Application
    Filed: April 16, 2020
    Publication date: August 26, 2021
    Inventors: Qiyue ZHAO, Chuan HE
  • Publication number: 20210265167
    Abstract: Some embodiments of the disclosure provide a method for forming a semiconductor device. The method includes: forming a plurality of semiconductor material layers on a doped substrate; removing a part of the plurality of semiconductor material layers to form an exposed doped substrate; and ion implanting a dopant into the exposed doped substrate to form a doped semiconductor structure, where the doped substrate and the doped semiconductor structure have different polarities.
    Type: Application
    Filed: April 16, 2020
    Publication date: August 26, 2021
    Inventors: Qiyue ZHAO, Chuan HE
  • Publication number: 20210265338
    Abstract: Some embodiments of the disclosure provide a semiconductor device. The semiconductor device includes: a doped substrate; a barrier layer, disposed on the doped substrate; a channel layer, disposed between the doped substrate and the barrier layer; and a doped semiconductor structure, disposed in the doped substrate, where a band gap of the barrier layer is greater than a band gap of the channel layer, the doped substrate and the doped semiconductor structure have different polarities, and the doped substrate includes a doped silicon substrate.
    Type: Application
    Filed: April 16, 2020
    Publication date: August 26, 2021
    Inventors: Qiyue ZHAO, Chuan HE, Zuer CHEN