Patents by Inventor Quanyuan FENG

Quanyuan FENG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230122410
    Abstract: A DC-DC converter circuit with selectable working modes is disclosed. Compared with the traditional chip that works in one mode, the DC-DC converter with selectable working modes adds only a mode selection circuit, so that the chip can work in voltage control mode or current control mode. On the one hand, the applications of the chip are more extensive, and on the other hand, when the applications are different, the cost of developing a DC-DC converter with selectable working mode is greatly reduced compared with the traditional DC-DC converter.
    Type: Application
    Filed: March 1, 2022
    Publication date: April 20, 2023
    Inventors: Hua FAN, Yilin LIU, Huichao YUE, Kai XU, Quanyuan FENG, Huaying SU, Guosong WANG
  • Patent number: 11356110
    Abstract: A voltage-to-time converter (VTC) for a time-domain analog-to-digital converter is disclosed, which provides a time-domain analog-to-digital converter (T-ADC) with low power consumption and high precision. By combining the advantages of current-starving technology, current mirror technology, and body biasing technology, compared with the traditional structure, the VTC and T-ADC achieve excellent performance, such as low power consumption, high linearity, wide input dynamic range, and strong anti-interference to PVT variations. Compared with the traditional voltage-to-time converter, the disclosed voltage-to-time converter has a wider input dynamic range and higher linearity. The input voltage is connected to transistors in the circuit as a body bias, resulting in a very small body current, and no apparent increase in power consumption. The design of a low-power voltage-to-time converter is realized.
    Type: Grant
    Filed: May 24, 2021
    Date of Patent: June 7, 2022
    Assignee: University of Electronic Science and Technology of China
    Inventors: Hua Fan, Xiaohu Qi, Qianqian Deng, Quanyuan Feng, Shaoqing Lu, Huaying Su, Guosong Wang
  • Patent number: 10985771
    Abstract: A method of calibrating capacitive array of a resistor-capacitor hybrid successive approximation register analog-to-digital converter (RC-hybrid SAR ADC) that includes a high M-bit capacitor DAC and a low N-bit resistor DAC. The method includes: disposing n unit capacitors in each capacitive array of the RC-hybrid SAR ADC, wherein n=2M?1; sorting the capacitors in an ascending order according to their capacitances to form a sorted array, and selecting two capacitors Cu(n/2)*, Cu(n/2+1)* in the middle positions as a least significant bit (LSB) capacitor and a dummy capacitor, respectively; obtaining a new array by forming each capacitor through adding two capacitors which have symmetrical positions with respect to the middle position(s) in the sorted array; and sorting the new array in an ascending order, and selecting the capacitor in the middle position as a higher bit capacitor. The method improves the static and dynamic performance of the SAR ADC.
    Type: Grant
    Filed: December 4, 2019
    Date of Patent: April 20, 2021
    Assignee: UNIVERSITY OF ELECTRONIC SCIENCE AND TECHNOLOGY OF CHINA
    Inventors: Hua Fan, Chen Wang, Peng Lei, Dainan Zhang, Quanyuan Feng, Lang Feng, Xiaopeng Diao, Dagang Li, Kelin Zhang, Daqian Hu, Yuanjun Cen
  • Publication number: 20210058091
    Abstract: A method of calibrating capacitive array of a resistor-capacitor hybrid successive approximation register analog-to-digital converter (RC-hybrid SAR ADC) that includes a high M-bit capacitor DAC and a low N-bit resistor DAC. The method includes: disposing n unit capacitors in each capacitive array of the RC-hybrid SAR ADC, wherein n=2M?1; sorting the capacitors in an ascending order according to their capacitances to form a sorted array, and selecting two capacitors Cu(n/2)*, Cu(n/2+1)* in the middle positions as a least significant bit (LSB) capacitor and a dummy capacitor, respectively; 4) obtaining a new array by forming each capacitor through adding two capacitors which have symmetrical positions with respect to the middle position(s) in the sorted array; and sorting the new array in an ascending order, and selecting the capacitor in the middle position as a higher bit capacitor. The method improves the static and dynamic performance of the SAR.
    Type: Application
    Filed: December 4, 2019
    Publication date: February 25, 2021
    Inventors: Hua FAN, Chen WANG, Peng LEI, Dainan ZHANG, Quanyuan FENG, Lang FENG, Xiaopeng DIAO, Dagang LI, Kelin ZHANG, Daqian HU, Yuanjun CEN
  • Patent number: 10298254
    Abstract: A method of arranging a capacitor array of a successive approximation register analog-to-digital converter in a successive approximation process, the method including: splitting a binary capacitor array into unit capacitors, then sorting, grouping, and rotating the original binary capacitive array involved in successive approximation conversion.
    Type: Grant
    Filed: August 28, 2018
    Date of Patent: May 21, 2019
    Assignee: UNIVERSITY OF ELECTRONIC SCIENCE AND TECHNOLOGY CHINA
    Inventors: Hua Fan, Jingxuan Yang, Quanyuan Feng, Dagang Li, Daqian Hu, Yuanjun Cen, Hadi Heidari, Franco Maloberti, Jingtao Li, Huaying Su
  • Publication number: 20190131998
    Abstract: A method of arranging a capacitor array of a successive approximation register analog-to-digital converter in a successive approximation process, the method including: splitting a binary capacitor array into unit capacitors, then sorting, grouping, and rotating the original binary capacitive array involved in successive approximation conversion.
    Type: Application
    Filed: August 28, 2018
    Publication date: May 2, 2019
    Inventors: Hua FAN, Jingxuan YANG, Quanyuan FENG, Dagang LI, Daqian HU, Yuanjun CEN, Hadi HEIDARI, Franco MALOBERTI, Jingtao LI, Huaying SU