Patents by Inventor Ralph Kauffman

Ralph Kauffman has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6117728
    Abstract: A method of forming a non-volatile memory array includes, a) providing first and second floating gate word lines atop a semiconductor substrate, the first and second word lines being adjacent one another and defining transistor active area therebetween, the first and second word lines having inwardly opposing and facing active area sidewall edges, the first and second word lines each comprising respective nitride capping layers having a thickness of at least about 1000 Angstroms; b) providing a nitride spacer layer over the nitride capping layer; c) anisotropically etching the nitride spacer layer to produce insulating sidewall spacers over the first and second word line active area sidewall edges, the anisotropic etching leaving at least a portion of the nitride capping layer covering each of the first and second word lines, the portion of each nitride capping layer joining with one of the sidewall spacers to cover the first and second word line active area sidewall edges and thereby defining a widened mask
    Type: Grant
    Filed: April 6, 1998
    Date of Patent: September 12, 2000
    Assignee: Micron Technology, Inc.
    Inventors: Ralph Kauffman, Roger Lee
  • Patent number: 5780891
    Abstract: A floating memory device utilizing a composite oxide/oxynitride or oxide/oxynitride/oxide interpoly dielectric.
    Type: Grant
    Filed: April 17, 1996
    Date of Patent: July 14, 1998
    Assignee: Micron Technology, Inc.
    Inventors: Ralph Kauffman, Roger Lee
  • Patent number: 5751039
    Abstract: A method of forming a non-volatile memory array includes, a) providing first and second floating gate word lines atop a semiconductor substrate, the first and second word lines being adjacent one another and defining transistor active area therebetween, the first and second word lines having inwardly opposing and facing active area sidewall edges, the first and second word lines each comprising respective nitride capping layers having a thickness of at least about 1000 Angstroms; b) providing a nitride spacer layer over the nitride capping layer; c) anisotropically etching the nitride spacer layer to produce insulating sidewall spacers over the first and second word line active area sidewall edges, the anisotropic etching leaving at least a portion of the nitride capping layer covering each of the first and second word lines, the portion of each nitride capping layer joining with one of the sidewall spacers to cover the first and second word line active area sidewall edges and thereby defining a widened mask
    Type: Grant
    Filed: September 19, 1997
    Date of Patent: May 12, 1998
    Assignee: Micron Technology, Inc.
    Inventors: Ralph Kauffman, Roger Lee
  • Patent number: 5736444
    Abstract: Methods of forming non-volatile memory arrays are described. In one implementation, at least two adjacent laterally spaced apart word lines having floating gates are formed over a semiconductor material substrate. The word lines have respective lateral width dimensions. An insulating material is formed over the word lines and effectively completely covers individual word line tops. Masking material is formed over the insulating material to overlie less than all of each word line's lateral width dimension. The insulating material is etched to a degree sufficient to leave discrete insulating blocks over only a portion of the respective word lines' lateral width dimensions which include the laterally closest portions of the two word lines.
    Type: Grant
    Filed: March 20, 1997
    Date of Patent: April 7, 1998
    Assignee: Micron Technology, Inc.
    Inventors: Ralph Kauffman, Roger Lee
  • Patent number: 5661054
    Abstract: A method of forming a non-volatile memory array includes, a) providing first and second floating gate word lines atop a semiconductor substrate, the first and second word lines being adjacent one another and defining transistor active area therebetween, the first and second word lines having inwardly opposing and facing active area sidewall edges, the first and second word lines each comprising respective nitride capping layers having a thickness of at least about 1000 Angstroms; b) providing a nitride spacer layer over the nitride capping layer; c) anisotropically etching the nitride spacer layer to produce insulating sidewall spacers over the first and second word line active area sidewall edges, the anisotropic etching leaving at least a portion of the nitride capping layer covering each of the first and second word lines, the portion of each nitride capping layer joining with one of the sidewall spacers to cover the first and second word line active area sidewall edges; d) providing an oxide layer over th
    Type: Grant
    Filed: May 19, 1995
    Date of Patent: August 26, 1997
    Assignee: Micron Technology, Inc.
    Inventors: Ralph Kauffman, Roger Lee