Patents by Inventor Ravi Kanth Kolan

Ravi Kanth Kolan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100109169
    Abstract: A stiffener is provided for use in making semiconductor devices. The stiffener and method of use provided prevent or reduce warpage of a semiconductor package during the assembly process. More particularly, the stiffener functions to prevent or reduce warpage during molding of an assembly of wafers and/or dies. The stiffener may be positioned above the backside or non-active side of an assembly of wafer and/or dies during molding. The presence of the stiffener prevents or reduces warpage caused by CTE mismatch between the mold material and the wafer and/or under the high temperatures encountered in the process of molding. After molding, the stiffener may continue to provide support to the assembly.
    Type: Application
    Filed: April 28, 2009
    Publication date: May 6, 2010
    Applicant: UNITED TEST AND ASSEMBLY CENTER LTD
    Inventors: Ravi Kanth KOLAN, Anthony Yi-Sheng Sun, Chin Hock Toh, Catherine Bee Liang Ng, Xue Ren Zhang
  • Publication number: 20100013081
    Abstract: A structural member for use in semiconductor packaging is disclosed. The structural member includes a plurality of packaging regions to facilitate packaging dies in, for example, a wafer format. A packaging region has a die attach region surrounded by a peripheral region. A die is attached to the die attach region. In one aspect, the die attach region has opening through the surfaces of the structural member for accommodating a die. Through-vias disposed are in the peripheral regions. The structural member reduces warpage that can occur during curing of the mold compound used in encapsulating the dies. In another aspect, the die attach region does not have an opening. In such cases, the structural member serves as an interposer between the die and a substrate.
    Type: Application
    Filed: July 20, 2009
    Publication date: January 21, 2010
    Applicant: UNITED TEST AND ASSEMBLY CENTER LTD.
    Inventors: Chin Hock TOH, Yi Sheng Anthony SUN, Xue Ren ZHANG, Ravi Kanth KOLAN
  • Publication number: 20090072391
    Abstract: A chip scale integrated circuit package includes an integrated circuit chip which has a first face and a second face. A plurality of pillar bumps are formed on the first face of the integrated circuit chip. An encapsulant material encapsulates the sides and the first face of the integrated circuit chip, and the pillar bumps. Upper ends of the pillar bumps remain free form encapsulant material and a substantially planar surface is formed by an upper surface of the encapsulant material and the upper ends of the pillar bumps. A plurality of solder balls are mounted on the substantially planar surface in locations corresponding to the upper ends of the pillar bumps.
    Type: Application
    Filed: May 5, 2005
    Publication date: March 19, 2009
    Inventors: Ravi Kanth Kolan, Hien Boon Tan, Yi Sheng Anthony Sun, Beng Kuan Lim, Krishnamoorthi Sivalingam
  • Publication number: 20090004777
    Abstract: A method of manufacturing a plurality of stacked die semiconductor packages, including: attaching a second silicon wafer to a first silicon wafer, wherein the second silicon wafer has a plurality of open vias; attaching a third silicon wafer to the second silicon wafer, wherein the third silicon wafer has a plurality of open vias, and the open vias of the second and third silicon wafers are aligned with one another; etching a bonding material that attaches the wafers from the aligned open vias; filling the aligned open vias with a conductor; forming conductive bumps at open ends of the aligned open vias; back grinding the first silicon wafer; separating the stacked semiconductor dies from each other; attaching the bump end of the stacked semiconductor dies onto a substrate; encapsulating the stacked semiconductor dies and substrate; and singulating the encapsulated assembly.
    Type: Application
    Filed: May 21, 2008
    Publication date: January 1, 2009
    Applicant: UNITED TEST AND ASSEMBLY CENTER LTD.
    Inventors: Ravi Kanth Kolan, Anthony Sun Yi-Sheng, Liu Hao, Toh Chin Hock
  • Publication number: 20080303031
    Abstract: A die that includes a substrate having a first and second major surface is disclosed. The die has at least one unfilled through via passing through the major surfaces of the substrate. The unfilled through via serves as a vent to release pressure generated during assembly.
    Type: Application
    Filed: June 5, 2008
    Publication date: December 11, 2008
    Applicant: UNITED TEST AND ASSEMBLY CENTER LTD.
    Inventors: Chin Hock TOH, Hao LIU, Ravi Kanth KOLAN
  • Publication number: 20080303163
    Abstract: A method for preparing a die for packaging is disclosed. A die having first and second major surfaces is provided. Vias and a mask layer are formed on the first major surface of the die. The mask includes mask openings that expose the vias. The mask openings are filled with a conductive material. The method includes reflowing to at least partially fill the vias and contact openings to form via contacts in the vias and surface contacts in the mask openings.
    Type: Application
    Filed: June 5, 2008
    Publication date: December 11, 2008
    Applicant: UNITED TEST AND ASSEMBLY CENTER LTD.
    Inventors: Hao LIU, Yi Sheng Anthony SUN, Ravi Kanth KOLAN, Chin Hock TOH
  • Publication number: 20080290509
    Abstract: A method of producing a chip scale package is disclosed. The method includes dicing a wafer into a plurality of chip arrays, each array including two or more integrated circuit chips. The method further includes mounting each array on a substrate and dicing each array, attached to the substrate, into individual chip scale packages, each individual chip scale package including only one integrated circuit chip.
    Type: Application
    Filed: December 2, 2004
    Publication date: November 27, 2008
    Applicant: UNITED TEST AND ASSEMBLY CENTER
    Inventors: Hien Boon Tan, Chuen Khiang Wang, Rahamat Bidin, Anthony Yi Sheng Sun, Desmond Yok Rue Chong, Ravi Kanth Kolan
  • Publication number: 20080290505
    Abstract: A chip package includes a carrier having a first and a second major surface. The first major surface includes an active region surrounded by an inactive region. The chip package includes contact pads in the active region for mating with chip contacts of a chip. A support structure is disposed on the inactive region of the first major surface. The support structure forms a dam that surrounds the active region. When a chip or chip stack is mounted in the active region, spacing exists between the dam and the chip or chip stack. The spacing creates convention paths for heat dissipation.
    Type: Application
    Filed: May 23, 2008
    Publication date: November 27, 2008
    Applicant: UNITED TEST AND ASSEMBLY CENTER LTD.
    Inventors: Ravi Kanth KOLAN, Hao LIU, Chin Hock TOH
  • Publication number: 20080293186
    Abstract: A method of manufacturing a plurality of stacked die semiconductor packages, including: placing a phase change material between a top surface of a substrate and a bottom surface of a first die; placing a phase change material between a top surface of the first die and a bottom surface of a second die; wherein the first and second dies have a plurality of conductive protrusions on the bottom surfaces of the dies; wherein the first die has a plurality of conductive vias extending from its conductive protrusions, through the first die, to the top surface of the first die; wherein the conductive vias of said first die are in alignment with the conductive protrusions of the second die; and heating the dies and the substrate to cause the second die to become electrically interconnected to the first die and the first die to become electrically connected to the substrate.
    Type: Application
    Filed: May 21, 2008
    Publication date: November 27, 2008
    Applicant: UNITED TEST AND ASSEMBLY CENTER LTD.
    Inventors: Liu Hao, Ravi Kanth Kolan
  • Publication number: 20070164425
    Abstract: This invention includes a heat sink structure for use in a semiconductor package that includes a ring structure with down sets and a heat sink connected to the ring structure. The down sets can be slanted or V-shaped. The invention also includes a method of manufacturing a semiconductor package that includes inserting a substrate with an attached semiconductor chip in a first mold portion, placing a heat sink structure on top of a portion of the substrate, placing a mold release film onto a second mold portion, clamping a second mold portion onto a portion of the heat sink structure, injecting an encapsulant into a mold cavity, wherein the encapsulant surrounds portions of the substrate, semiconductor chip and heat sink structure, curing the encapsulant, whereby the heat sink structure adheres to the encapsulant and singulating the encapsulated assembly to form a semiconductor package.
    Type: Application
    Filed: July 31, 2006
    Publication date: July 19, 2007
    Inventors: Ravi Kanth Kolan, Danny Vallejo Retuta, Hien Boon Tan, Anthony Yi Sheng Sun, Susanto Tanary, Patrick Tse Hoong Low