Patents by Inventor Raz Reshef

Raz Reshef has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090033370
    Abstract: A current control circuit is coupled in parallel with the current paths of a differential comparator circuit to ensure that a substantially constant current is drawn from a current source during all operating phases of a comparator. The current control circuit is biased by a reference voltage, which is also used to bias a V? input terminal of the differential comparator circuit. The reference voltage is stored by a sample capacitor, which is charged by applying the reference voltage to a V+ input terminal of the differential comparator circuit while coupling an output terminal of the differential comparator circuit to the sample capacitor in a unity feedback configuration.
    Type: Application
    Filed: August 3, 2007
    Publication date: February 5, 2009
    Applicant: TOWER SEMICONDUCTOR LTD.
    Inventors: Erez Sarig, Raz Reshef
  • Publication number: 20090033532
    Abstract: An imaging system including column-parallel ADCs that operate in response to a single slope global ramp signal and a matched global ramp line signal that has a voltage representative of a dark pixel value. The signal paths of the global ramp signal and the matched global ramp line signal are matched to minimize noise effects. Prior to performing a pixel read operation, the global ramp signal is increased through a first voltage range (below the dark pixel value) to ensure that the column-parallel ADCs are operating in a linear range. The first voltage range can be adjusted to cancel offset error associated with the column parallel ADCs. The column-parallel ADCs provide output signals having a full voltage swing between VDD and ground.
    Type: Application
    Filed: August 3, 2007
    Publication date: February 5, 2009
    Applicant: TOWER SEMICONDUCTOR LTD.
    Inventors: Raz Reshef, Erez Sarig, Shay Alfassi
  • Patent number: 7479916
    Abstract: An imaging system including column-parallel ADCs that operate in response to a single slope global ramp signal and a matched global ramp line signal that has a voltage representative of a dark pixel value. The signal paths of the global ramp signal and the matched global ramp line signal are matched to minimize noise effects. Prior to performing a pixel read operation, the global ramp signal is increased through a first voltage range (below the dark pixel value) to ensure that the column-parallel ADCs are operating in a linear range. The first voltage range can be adjusted to cancel offset error associated with the column parallel ADCs. The column-parallel ADCs provide output signals having a full voltage swing between VDD and ground.
    Type: Grant
    Filed: August 3, 2007
    Date of Patent: January 20, 2009
    Assignee: Tower Semiconductor Ltd.
    Inventors: Raz Reshef, Erez Sarig, Shay Alfassi