Patents by Inventor Robert C. Bowen

Robert C. Bowen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20160111337
    Abstract: Exemplary embodiments provide for fabricating a biaxially strained nanosheet.
    Type: Application
    Filed: October 20, 2015
    Publication date: April 21, 2016
    Inventors: Ryan M. Hatcher, Robert C. Bowen, Mark S. Rodder, Borna J. Obradovic, Joon Goo Hong
  • Publication number: 20160111284
    Abstract: Exemplary embodiments provide for fabricating a nanosheet stack structure having one or more sub-stacks.
    Type: Application
    Filed: October 21, 2015
    Publication date: April 21, 2016
    Inventors: Jorge A. Kittl, Borna J. Obradovic, Robert C. Bowen, Mark S. Rodder
  • Patent number: 9287357
    Abstract: An integrated circuit may include multiple first, non-Si, nanosheet field-effect transistors (FETs) and multiple second, Si, nanosheet FETs. Nanosheets of ones of the first, non-Si, nanosheet FETs may include less than about 30% Si. The first, non-Si, nanosheet FETs may define a critical speed path of the circuit of the integrated circuit. Nanosheets of ones of the second, Si, nanosheet FETs may include more than about 30% Si. The second, Si, nanosheet FETs may define a non-critical speed path of the integrated circuit. Ones of the first, non-Si, nanosheet FETs may be configured to have a higher speed than a speed of ones of the second, Si, nanosheet FETs.
    Type: Grant
    Filed: June 11, 2015
    Date of Patent: March 15, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Mark S. Rodder, Borna Obradovic, Rwik Sengupta, Dharmendar Reddy Palle, Robert C. Bowen
  • Publication number: 20160071970
    Abstract: Exemplary embodiments are disclosed for a semi-metal transistor, comprising: a semi-metal contact region adjacent to a metal contact; at least one semiconductor terminal; and a semi-metal transition region connected between the contact region and the semiconductor terminal that transitions from a substantially zero gap semi-metal beginning at an interface of the contact region into a semiconductor with an energy band gap towards the semiconductor terminal.
    Type: Application
    Filed: February 18, 2015
    Publication date: March 10, 2016
    Inventors: Ryan M. Hatcher, Jorge A. Kittl, Robert C. Bowen
  • Publication number: 20160071729
    Abstract: Exemplary embodiments provide methods for fabricating a nanosheet structure suitable for field-effect transistor (FET) fabrication. Aspects of exemplary embodiment include selecting an active material that will serve as a channel material in the nanosheet structure, a substrate suitable for epitaxial growth of the active material, and a sacrificial material to be used during fabrication of the nanosheet structure; growing a stack of alternating layers of active and sacrificial materials over the substrate; and selectively etching the sacrificial material, wherein due to the properties of the sacrificial material, the selective etch results in remaining layers of active material having an aspect ratio greater than 1 and substantially a same thickness and atomic smoothness along the entire cross-sectional width of each active material layer perpendicular to current flow.
    Type: Application
    Filed: August 19, 2015
    Publication date: March 10, 2016
    Inventors: Ryan M. Hatcher, Robert C. Bowen, Wei-E Wang, Mark S. Rodder
  • Publication number: 20160035675
    Abstract: A damascene interconnect structure may be formed by forming a trench in an ILD. A diffusion barrier may be deposited on trench surfaces, followed by a first liner material. The first liner material may be removed from a bottom surface of the trench. A second liner material may be directionally deposited on the bottom. A conductive seed layer may be deposited on the first and second liner materials, and a conductive material may fill in the trench. A CMP process can remove excess material from the top of the structure. A damascene interconnect may include a dielectric having a trench, a first liner layer arranged on trench sidewalls, and a second liner layer arranged on a trench bottom. A conductive material may fill the trench. The first liner material may have low wettability and the second liner material may have high wettability with respect to the conductive material.
    Type: Application
    Filed: July 26, 2015
    Publication date: February 4, 2016
    Inventors: Ganesh HEGDE, Mark S. RODDER, Jorge A. KITTL, Robert C. BOWEN
  • Publication number: 20160020305
    Abstract: A field effect transistor (FET) includes a nanosheet stack having first and second stacked semiconductor channel layers. The first channel layer defines a channel region of a tunnel FET, and the second channel layer defines a channel region of a thermionic FET. Source and drain regions are provided on opposite sides of the nanosheet stack such that the first and second channel layers extend therebetween. A first portion of the source region adjacent the first channel layer and a second portion of the source region adjacent the second channel layer have opposite semiconductor conductivity types. Related fabrication and operating methods are also discussed.
    Type: Application
    Filed: January 9, 2015
    Publication date: January 21, 2016
    Inventors: Borna Obradovic, Robert C. Bowen, Dharmendar Reddy Palle, Mark S. Rodder
  • Patent number: 9236444
    Abstract: Methods of fabricating quantum well field effect transistors are provided. The methods may include forming a first barrier layer including a first delta doped layer on a quantum well layer and forming a second barrier layer including a second delta doped layer selectively on a portion of the first barrier layer in a first region of the substrate. The methods may also include patterning the first and second barrier layers and the quantum well layer to form a first quantum well channel structure in the first region and patterning the first barrier layer and the quantum well layer to form a second quantum well channel structure in a second region. The methods may further include forming a gate insulating layer on the first and second quantum well channel structures of the substrate and forming a gate electrode layer on the gate insulating layer.
    Type: Grant
    Filed: July 22, 2013
    Date of Patent: January 12, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Mark S. Rodder, Robert C. Bowen
  • Publication number: 20150364542
    Abstract: An integrated circuit may include multiple first, non-Si, nanosheet field-effect transistors (FETs) and multiple second, Si, nanosheet FETs. Nanosheets of ones of the first, non-Si, nanosheet FETs may include less than about 30% Si. The first, non-Si, nanosheet FETs may define a critical speed path of the circuit of the integrated circuit. Nanosheets of ones of the second, Si, nanosheet FETs may include more than about 30% Si. The second, Si, nanosheet FETs may define a non-critical speed path of the integrated circuit. Ones of the first, non-Si, nanosheet FETs may be configured to have a higher speed than a speed of ones of the second, Si, nanosheet FETs.
    Type: Application
    Filed: June 11, 2015
    Publication date: December 17, 2015
    Inventors: Mark S. RODDER, Borna OBRADOVIC, Rwik SENGUPTA, Dharmendar Reddy PALLE, Robert C. BOWEN
  • Patent number: 9178045
    Abstract: Integrated circuit devices including fin field-effect transistors (finFETs) and methods of forming the same are provided. The methods may include forming a fin-shaped channel region including germanium on a substrate and forming a source/drain region adjacent the channel region on the substrate. The methods may further include forming a barrier layer contacting sidewalls of the channel region and the source/drain region, and the barrier layer may include SixGe1-x, and x may be in a range of about 0.05 to about 0.2.
    Type: Grant
    Filed: September 18, 2014
    Date of Patent: November 3, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Borna J. Obradovic, Robert C. Bowen, Mark S. Rodder
  • Publication number: 20150295084
    Abstract: A field effect transistor includes a body layer having a strained crystalline semiconductor channel region, and a gate stack on the channel region. The gate stack includes a crystalline semiconductor gate layer that is lattice mismatched with the channel region, and a crystalline gate dielectric layer between the gate layer and the channel region. Related devices and fabrication methods are also discussed.
    Type: Application
    Filed: June 3, 2015
    Publication date: October 15, 2015
    Inventors: Borna J. Obradovic, Robert C. Bowen, Mark S. Rodder
  • Publication number: 20150243756
    Abstract: Methods of forming a finFET are provided. The methods may include forming a fin-shaped channel region including indium (In) on a substrate, forming a deep source/drain region adjacent to the channel region on the substrate and forming a source/drain extension region between the channel region and the deep source/drain region. Opposing sidewalls of the source/drain extension region may contact the channel region and the deep source/drain region, respectively, and the source/drain extension region may include InyGa1?yAs, and y is in a range of about 0.3 to about 0.5.
    Type: Application
    Filed: April 28, 2015
    Publication date: August 27, 2015
    Inventors: Borna J. Obradovic, Robert C. Bowen, Mark S. Rodder
  • Patent number: 9112130
    Abstract: A logic device is provided which includes an electron monochromator. The electron monochromator includes a quantum dot disposed between first and second tunneling barriers, an emitter coupled to the first tunneling barrier, and a collector coupled to the second tunneling barrier. The logic device also includes a quantum interference device. The quantum interference device includes a source which is coupled to the collector of the electron monochromator.
    Type: Grant
    Filed: September 5, 2014
    Date of Patent: August 18, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Borna J. Obradovic, Robert C. Bowen
  • Patent number: 9064699
    Abstract: Methods of forming semiconductor patterns including reduced dislocation defects and devices formed using such methods are provided. The methods may include forming an oxide layer on a substrate and forming a recess in the oxide layer and the substrate. The methods may further include forming an epitaxially grown semiconductor pattern in the recess that contacts a sidewall of the substrate at an interface between the oxide layer and the substrate and defines an upper surface of a void in the recess in the substrate.
    Type: Grant
    Filed: April 22, 2014
    Date of Patent: June 23, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Wei-E Wang, Mark S. Rodder, Robert C. Bowen
  • Publication number: 20150145003
    Abstract: FinFET semiconductor devices and methods of forming the same are provided. The finFET semiconductor devices may include an insulator layer, a bottom semiconductor layer on the insulator layer, a channel fin on the bottom semiconductor layer, a source region on the bottom semiconductor layer and adjacent a first side of the channel fin, and a drain region on the bottom semiconductor layer and adjacent a second side of the channel fin opposite the first side.
    Type: Application
    Filed: November 6, 2014
    Publication date: May 28, 2015
    Inventors: Mark S. Rodder, Borna J. Obradovic, Robert C. Bowen
  • Publication number: 20150123075
    Abstract: Integrated circuit devices including strained channel regions and methods of forming the same are provided. The integrated circuit devices may include enhancement-mode field effect transistors. The enhancement-mode field effect transistors may include a quantum well channel region having a well thickness TW sufficient to yield a strain-induced splitting of a plurality of equivalent-type electron conduction states therein to respective unequal energy levels including a lowermost energy level associated with a lowermost surface roughness scattering adjacent a surface of the channel region when, the surface is biased into a state of inversion.
    Type: Application
    Filed: June 13, 2014
    Publication date: May 7, 2015
    Inventors: Ryan M. Hatcher, Mark S. Rodder, Robert C. Bowen, Jorge A. Kittl
  • Publication number: 20150123701
    Abstract: A logic device is provided which includes an electron monochromator. The electron monochromator includes a quantum dot disposed between first and second tunneling barriers, an emitter coupled to the first tunneling barrier, and a collector coupled to the second tunneling barrier. The logic device also includes a quantum interference device. The quantum interference device includes a source which is coupled to the collector of the electron monochromator.
    Type: Application
    Filed: September 5, 2014
    Publication date: May 7, 2015
    Inventors: Borna J. Obradovic, Robert C. Bowen
  • Patent number: 9000505
    Abstract: A CMOS IC containing a quantum well electro-optical device (QWEOD) is disclosed. The QWEOD is formed in an NMOS transistor structure with a p-type drain region. The NLDD region abutting the p-type drain region forms a quantum well. The QWEOD may be fabricated with 65 nm technology node processes to have lateral dimensions less than 15 nm, enabling possible energy level separations above 50 meV. The quantum well electro-optical device may be operated in a negative conductance mode, in a photon emission mode or in a photo detection mode.
    Type: Grant
    Filed: August 26, 2011
    Date of Patent: April 7, 2015
    Assignee: Texas Instruments Incorporated
    Inventors: Henry L. Edwards, Tathagata Chatterjee, Robert C. Bowen
  • Publication number: 20150093884
    Abstract: Methods of forming semiconductor patterns including reduced dislocation defects and devices formed using such methods are provided. The methods may include forming an oxide layer on a substrate and forming a recess in the oxide layer and the substrate. The methods may further include forming an epitaxially grown semiconductor pattern in the recess that contacts a sidewall of the substrate at an interface between the oxide layer and the substrate and defines an upper surface of a void in the recess in the substrate.
    Type: Application
    Filed: April 22, 2014
    Publication date: April 2, 2015
    Inventors: Wei-E Wang, Mark S. Rodder, Robert C. Bowen
  • Publication number: 20150093868
    Abstract: Integrated circuit devices including fin field-effect transistors (finFETs) and methods of forming the same are provided. The methods may include forming a fin-shaped channel region including germanium on a substrate and forming a source/drain region adjacent the channel region on the substrate. The methods may further include forming a barrier layer contacting sidewalls of the channel region and the source/drain region, and the barrier layer may include SixGe1-x, and x may be in a range of about 0.05 to about 0.2.
    Type: Application
    Filed: September 18, 2014
    Publication date: April 2, 2015
    Inventors: Borna J. Obradovic, Robert C. Bowen, Mark S. Rodder