Patents by Inventor Robert Paul Masleid

Robert Paul Masleid has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9531361
    Abstract: A power efficient multiplexer. In accordance with a first embodiment, a power efficient multiplexer comprises a transmission gate structure for selectively passing one of a plurality of input signals and a stacked inverter circuit for inverting the one of a plurality of input signals. Both the stacked inverter and the transmission gate provide beneficial reductions in static power consumption in comparison to conventional multiplexer designs.
    Type: Grant
    Filed: October 13, 2015
    Date of Patent: December 27, 2016
    Assignee: Intellectual Ventures Holding 81 LLC
    Inventor: Robert Paul Masleid
  • Publication number: 20160036424
    Abstract: A power efficient multiplexer. In accordance with a first embodiment, a power efficient multiplexer comprises a transmission gate structure for selectively passing one of a plurality of input signals and a stacked inverter circuit for inverting the one of a plurality of input signals. Both the stacked inverter and the transmission gate provide beneficial reductions in static power consumption in comparison to conventional multiplexer designs.
    Type: Application
    Filed: October 13, 2015
    Publication date: February 4, 2016
    Inventor: Robert Paul MASLEID
  • Patent number: 9218018
    Abstract: Implementations of the present disclosure involve an apparatus and/or method for providing one or more clock signals within a processing device. In particular, one or more counter devices may be integrated into a microprocessor design that operates on a system clock signal to provide ratioed synchronous clock signals for use by the microprocessor. Additionally, one or more synchronization pulse signals are also generated from the one or more counter devices to facilitate communication between domains of the microprocessor that may operate on separate clock frequencies. Such synchronization pulse signals may also provide for a virtual clock signal within a clock domain to create a low frequency logic cluster within a high frequency domain of the microprocessor. A synchronous, low frequency reset signal is also disclosed to synchronize the counting devices to the system clock without the need for an additional high frequency signal path in the microprocessor design.
    Type: Grant
    Filed: September 14, 2012
    Date of Patent: December 22, 2015
    Assignee: Oracle International Corporation
    Inventors: Ali Vahidsafa, Robert Paul Masleid
  • Patent number: 9160321
    Abstract: A power efficient multiplexer. In accordance with a first embodiment, a power efficient multiplexer comprises a transmission gate structure for selectively passing one of a plurality of input signals and a stacked inverter circuit for inverting the one of a plurality of input signals. Both the stacked inverter and the transmission gate provide beneficial reductions in static power consumption in comparison to conventional multiplexer designs.
    Type: Grant
    Filed: November 18, 2013
    Date of Patent: October 13, 2015
    Inventor: Robert Paul Masleid
  • Patent number: 9100003
    Abstract: Systems and methods for adjusting threshold voltage. A threshold voltage of a transistor of an integrated circuit is measured. A bias voltage, which when applied to a body well of the transistor corrects a difference between the threshold voltage and a desired threshold voltage for the transistor, is determined. The bias voltage is encoded into non-volatile storage on the integrated circuit. The non-volatile storage can be digital and/or analog.
    Type: Grant
    Filed: July 16, 2012
    Date of Patent: August 4, 2015
    Inventors: Robert Paul Masleid, James B. Burr
  • Patent number: 8697512
    Abstract: Systems and methods for integrated circuits comprising multiple body biasing domains. In accordance with a first embodiment, a semiconductor structure comprises a substrate of first type material. A first closed structure comprising walls of second type material extends from a surface of the substrate to a first depth. A planar deep well of said second type material underlying and coupled to the closed structure extends from the first depth to a second depth. The closed structure and the planar deep well of said second type material form an electrically isolated region of the first type material. A second-type semiconductor device is disposed to receive a first body biasing voltage from the electrically isolated region of the first type material. A well of the second-type material within the electrically isolated region of the first type material is formed and a first-type semiconductor device is disposed to receive a second body biasing voltage from the well of second-type material.
    Type: Grant
    Filed: December 14, 2010
    Date of Patent: April 15, 2014
    Inventors: Kleanthes G. Koniaris, Robert Paul Masleid, James B. Burr
  • Publication number: 20140082396
    Abstract: Implementations of the present disclosure involve an apparatus and/or method for providing one or more clock signals within a processing device. In particular, one or more counter devices may be integrated into a microprocessor design that operates on a system clock signal to provide ratioed synchronous clock signals for use by the microprocessor. Additionally, one or more synchronization pulse signals are also generated from the one or more counter devices to facilitate communication between domains of the microprocessor that may operate on separate clock frequencies. Such synchronization pulse signals may also provide for a virtual clock signal within a clock domain to create a low frequency logic cluster within a high frequency domain of the microprocessor. A synchronous, low frequency reset signal is also disclosed to synchronize the counting devices to the system clock without the need for an additional high frequency signal path in the microprocessor design.
    Type: Application
    Filed: September 14, 2012
    Publication date: March 20, 2014
    Applicant: ORACLE INTERNATIONAL CORPORATION
    Inventors: Ali Vahidsafa, Robert Paul Masleid
  • Publication number: 20140070848
    Abstract: A power efficient multiplexer. In accordance with a first embodiment, a power efficient multiplexer comprises a transmission gate structure for selectively passing one of a plurality of input signals and a stacked inverter circuit for inverting the one of a plurality of input signals. Both the stacked inverter and the transmission gate provide beneficial reductions in static power consumption in comparison to conventional multiplexer designs.
    Type: Application
    Filed: November 18, 2013
    Publication date: March 13, 2014
    Applicant: INTELLECTUAL VENTURE FUNDING LLC
    Inventor: Robert Paul MASLEID
  • Patent number: 8587344
    Abstract: A power efficient multiplexer. In accordance with a first embodiment, a power efficient multiplexer comprises a transmission gate structure for selectively passing one of a plurality of input signals and a stacked inverter circuit for inverting the one of a plurality of input signals. Both the stacked inverter and the transmission gate provide beneficial reductions in static power consumption in comparison to conventional multiplexer designs.
    Type: Grant
    Filed: January 23, 2012
    Date of Patent: November 19, 2013
    Inventor: Robert Paul Masleid
  • Patent number: 8420472
    Abstract: Systems and methods for integrated circuits comprising multiple body biasing domains. In accordance with a first embodiment of the present invention, a semiconductor structure comprises a substrate of first type material. A first closed structure comprising walls of second type material extends from a surface of the substrate to a first depth. A planar deep well of said second type material underlying and coupled to the closed structure extends from the first depth to a second depth. The closed structure and the planar deep well of said second type material form an electrically isolated region of the first type material. A second-type semiconductor device is disposed to receive a first body biasing voltage from the electrically isolated region of the first type material. A well of the second-type material within the electrically isolated region of the first type material is formed and a first-type semiconductor device is disposed to receive a second body biasing voltage from the well of second-type material.
    Type: Grant
    Filed: August 31, 2010
    Date of Patent: April 16, 2013
    Inventors: Kleanthes G. Koniaris, Robert Paul Masleid, James B. Burr
  • Patent number: 8319515
    Abstract: Systems and methods for adjusting threshold voltage. A threshold voltage of a transistor of an integrated circuit is measured. A bias voltage, which when applied to a body well of the transistor corrects a difference between the threshold voltage and a desired threshold voltage for the transistor, is determined. The bias voltage is encoded into non-volatile storage on the integrated circuit. The non-volatile storage can be digital and/or analog.
    Type: Grant
    Filed: August 25, 2009
    Date of Patent: November 27, 2012
    Inventors: Robert Paul Masleid, James B. Burr
  • Publication number: 20120281483
    Abstract: Systems and methods for adjusting threshold voltage. A threshold voltage of a transistor of an integrated circuit is measured. A bias voltage, which when applied to a body well of the transistor corrects a difference between the threshold voltage and a desired threshold voltage for the transistor, is determined. The bias voltage is encoded into non-volatile storage on the integrated circuit. The non-volatile storage can be digital and/or analog.
    Type: Application
    Filed: July 16, 2012
    Publication date: November 8, 2012
    Inventors: Robert Paul Masleid, James B. Burr
  • Publication number: 20120242371
    Abstract: A power efficient multiplexer. In accordance with a first embodiment, a power efficient multiplexer comprises a transmission gate structure for selectively passing one of a plurality of input signals and a stacked inverter circuit for inverting the one of a plurality of input signals. Both the stacked inverter and the transmission gate provide beneficial reductions in static power consumption in comparison to conventional multiplexer designs.
    Type: Application
    Filed: January 23, 2012
    Publication date: September 27, 2012
    Inventor: Robert Paul Masleid
  • Patent number: 8266562
    Abstract: In a computer implemented synthesis system, a fabrication method for an integrated circuit device. The method includes receiving a circuit netlist representing a first form of an integrated circuit design to be realized in physical form. A plurality of contacts of the netlist are accessed. The plurality of contacts are configured to implement a second form of the integrated circuit design.
    Type: Grant
    Filed: September 13, 2010
    Date of Patent: September 11, 2012
    Inventors: Robert Paul Masleid, Steven T. Stoiber
  • Patent number: 8222914
    Abstract: Systems and methods for adjusting threshold voltage. A threshold voltage of a transistor of an integrated circuit is measured. A bias voltage, which when applied to a body well of the transistor corrects a difference between the threshold voltage and a desired threshold voltage for the transistor, is determined. The bias voltage is encoded into non-volatile storage on the integrated circuit. The non-volatile storage can be digital and/or analog.
    Type: Grant
    Filed: August 25, 2009
    Date of Patent: July 17, 2012
    Inventors: Robert Paul Masleid, James B. Burr
  • Patent number: 8102190
    Abstract: A power efficient multiplexer. In accordance with a first embodiment of the present invention, a power efficient multiplexer comprises a transmission gate structure for selectively passing one of a plurality of input signals and a stacked inverter circuit for inverting the one of a plurality of input signals. Both the stacked inverter and the transmission gate provide beneficial reductions in static power consumption in comparison to conventional multiplexer designs.
    Type: Grant
    Filed: March 3, 2009
    Date of Patent: January 24, 2012
    Inventor: Robert Paul Masleid
  • Patent number: 8099689
    Abstract: A method and system for a tiling bias design for an integrated circuit device to facilitate efficient design rule checking. The method is implemented in a computer implemented design synthesis system. The method includes receiving a circuit netlist, wherein the circuit netlist represents an integrated circuit design to be realized in physical form. A deep N-well bias voltage distribution structure is provided within the circuit netlist, wherein the structure includes a plurality of tiles arranged to distribute a bias voltage to a plurality of N-wells of the circuit netlist.
    Type: Grant
    Filed: December 20, 2007
    Date of Patent: January 17, 2012
    Inventors: Robert Paul Masleid, Steven T. Stoiber
  • Patent number: 8018252
    Abstract: Circuit with enhanced mode and normal mode is provided and described. In one embodiment, switches are set to a first switch position to operate the circuit in the enhanced mode. In another embodiment, switches are set to a second switch position to operate the circuit in the normal mode.
    Type: Grant
    Filed: August 25, 2009
    Date of Patent: September 13, 2011
    Inventors: Robert Paul Masleid, Vatsal Dholabhai
  • Patent number: 8008957
    Abstract: Repeater circuits including an inverting zipper repeater circuit and an inverting gain-enhanced repeater circuit are described.
    Type: Grant
    Filed: December 1, 2009
    Date of Patent: August 30, 2011
    Inventor: Robert Paul Masleid
  • Publication number: 20110086478
    Abstract: Systems and methods for integrated circuits comprising multiple body biasing domains. In accordance with a first embodiment, a semiconductor structure comprises a substrate of first type material. A first closed structure comprising walls of second type material extends from a surface of the substrate to a first depth. A planar deep well of said second type material underlying and coupled to the closed structure extends from the first depth to a second depth. The closed structure and the planar deep well of said second type material form an electrically isolated region of the first type material. A second-type semiconductor device is disposed to receive a first body biasing voltage from the electrically isolated region of the first type material. A well of the second-type material within the electrically isolated region of the first type material is formed and a first-type semiconductor device is disposed to receive a second body biasing voltage from the well of second-type material.
    Type: Application
    Filed: December 14, 2010
    Publication date: April 14, 2011
    Inventors: Kleanthes G. Koniaris, Robert Paul Masleid, James B. Burr