Patents by Inventor Roden R. Topacio

Roden R. Topacio has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7888259
    Abstract: An integrated circuit package employs a solder pad that includes a predetermined three dimensional surface that is adapted to receive solder. In one example, the predetermined three dimensional surface includes at least one predetermined hill or protruding portion and a valley portion, such as a lower portion, having a predetermined relative height between the hill portion and a valley portion. The predetermined three dimensional surface can be configured in any suitable configuration and may include contoured patterns, non-patterns, or any other suitable configuration as desired. A related method is also described.
    Type: Grant
    Filed: August 19, 2008
    Date of Patent: February 15, 2011
    Assignee: ATI Technologies ULC
    Inventors: Adam R. Zbrzezny, Roden R. Topacio
  • Publication number: 20100314759
    Abstract: Various semiconductor chip passivation structures and methods of making the same are disclosed. In one aspect, a method of manufacturing is provided that includes applying a polymeric passivation layer to a side of a semiconductor chip. The side of the semiconductor chip includes plural conductor pads. Plural openings are formed in the polymeric passivation layer to expose the plural conductor pads. Plural conductor structures are formed on the plural conductor pads.
    Type: Application
    Filed: August 24, 2010
    Publication date: December 16, 2010
    Inventor: Roden R. Topacio
  • Patent number: 7790501
    Abstract: Various semiconductor chip passivation structures and methods of making the same are disclosed. In one aspect, a method of manufacturing is provided that includes applying a polymeric passivation layer to a side of a semiconductor chip. The side of the semiconductor chip includes plural conductor pads. Plural openings are formed in the polymeric passivation layer to expose the plural conductor pads. Plural conductor structures are formed on the plural conductor pads.
    Type: Grant
    Filed: July 2, 2008
    Date of Patent: September 7, 2010
    Assignee: ATI Technologies ULC
    Inventor: Roden R. Topacio
  • Publication number: 20100155938
    Abstract: An integrated circuit (IC) product includes a redistribution layer (RDL) having at least one conductive layer configured to distribute electrical information from one location to another location in the IC. The RDL also includes a plurality of wire bond pads and a plurality of solder pads. The plurality of solder pads each includes a solder wettable material that is in direct electrical communication with the RDL.
    Type: Application
    Filed: December 19, 2008
    Publication date: June 24, 2010
    Applicant: ATI TECHNOLOGIES ULC
    Inventors: Liane Martinez, Roden R. Topacio, Yip Seng Low
  • Publication number: 20100140798
    Abstract: Various semiconductor chip packages and methods of making the same are disclosed. In one aspect, a method of manufacturing is provided that includes coupling a solder bump to a side of a semiconductor chip and bringing the solder bump into contact with a conductor pad coupled to a substrate and positioned in an opening of a solder mask on the substrate. The conductor pad has a first lateral dimension and the opening has a second lateral dimension that is larger than the first lateral dimension. A metallurgical bond is established between the solder bump and the conductor pad.
    Type: Application
    Filed: January 22, 2010
    Publication date: June 10, 2010
    Inventors: Roden R. Topacio, Vincent Chan, Fan Yeung
  • Publication number: 20100102457
    Abstract: Various apparatus and method of packaging semiconductor chips are disclosed. In one aspect, a method of manufacturing is provided that includes placing a semiconductor chip package into a mold. The semiconductor chip package includes a substrate that has a side and a first semiconductor chip coupled to the side in spaced apart relation to define a space between the first semiconductor chip and the side. A second semiconductor chip is mounted on the first semiconductor chip. At least one conductor wire is electrically coupled to the second semiconductor chip and the substrate. A molding material is introduced into the mold to flow into the space and establish an underfill and encapsulate the first semiconductor chip and the second semiconductor chip.
    Type: Application
    Filed: October 28, 2008
    Publication date: April 29, 2010
    Inventors: Roden R. Topacio, Yip Seng Low, Liane Martinez, Andrew K.W. Leung, Xiao Ling Shi
  • Patent number: 7670939
    Abstract: Various semiconductor chip packages and methods of making the same are disclosed. In one aspect, a method of manufacturing is provided that includes coupling a solder bump to a side of a semiconductor chip and bringing the solder bump into contact with a conductor pad coupled to a substrate and positioned in an opening of a solder mask on the substrate. The conductor pad has a first lateral dimension and the opening has a second lateral dimension that is larger than the first lateral dimension. A metallurgical bond is established between the solder bump and the conductor pad.
    Type: Grant
    Filed: May 12, 2008
    Date of Patent: March 2, 2010
    Assignee: ATI Technologies ULC
    Inventors: Roden R. Topacio, Vincent Chan, Fan Yeung
  • Publication number: 20100044884
    Abstract: An integrated circuit package employs a solder pad that includes a predetermined three dimensional surface that is adapted to receive solder. In one example, the predetermined three dimensional surface includes at least one predetermined hill or protruding portion and a valley portion, such as a lower portion, having a predetermined relative height between the hill portion and a valley portion. The predetermined three dimensional surface can be configured in any suitable configuration and may include contoured patterns, non-patterns, or any other suitable configuration as desired. A related method is also described.
    Type: Application
    Filed: August 19, 2008
    Publication date: February 25, 2010
    Applicant: ATI Technologies ULC
    Inventors: Adam R. Zbrzezny, Roden R. Topacio
  • Publication number: 20100001399
    Abstract: Various semiconductor chip passivation structures and methods of making the same are disclosed. In one aspect, a method of manufacturing is provided that includes applying a polymeric passivation layer to a side of a semiconductor chip. The side of the semiconductor chip includes plural conductor pads. Plural openings are formed in the polymeric passivation layer to expose the plural conductor pads. Plural conductor structures are formed on the plural conductor pads.
    Type: Application
    Filed: July 2, 2008
    Publication date: January 7, 2010
    Inventor: Roden R. Topacio
  • Publication number: 20090278264
    Abstract: Various semiconductor chip packages and methods of making the same are disclosed. In one aspect, a method of manufacturing is provided that includes coupling a solder bump to a side of a semiconductor chip and bringing the solder bump into contact with a conductor pad coupled to a substrate and positioned in an opening of a solder mask on the substrate. The conductor pad has a first lateral dimension and the opening has a second lateral dimension that is larger than the first lateral dimension. A metallurgical bond is established between the solder bump and the conductor pad.
    Type: Application
    Filed: May 12, 2008
    Publication date: November 12, 2009
    Inventors: Roden R. Topacio, Vincent Chan, Fan Yeung
  • Publication number: 20090032940
    Abstract: Various semiconductor die conductor structures and methods of fabricating the same are provided. In one aspect, a method of manufacturing is provided that includes forming a conductor structure on a conductor pad of a semiconductor die. The conductor layer has a surface. A polymeric layer is formed on the surface of the conductor layer while a portion of the surface is left exposed. A solder structure is formed on the exposed portion of the surface and a portion of the polymeric layer.
    Type: Application
    Filed: August 1, 2007
    Publication date: February 5, 2009
    Inventors: Roden R. Topacio, Neil McLellan, Yip Seng Low, Andrew KW Leung
  • Publication number: 20090032941
    Abstract: Various semiconductor chip conductor structures and methods of fabricating the same are provided. In one aspect, a method of manufacturing is provided that includes forming a conductor structure on a semiconductor chip. The conductor structure has a first site electrically connected to a first redistribution layer structure and a second site electrically connected to a second redistribution layer structure. A solder structure is formed on the conductor structure.
    Type: Application
    Filed: December 4, 2007
    Publication date: February 5, 2009
    Inventors: Neil McLellan, Yue Li, Roden R. Topacio, Terence Cheung
  • Publication number: 20080197477
    Abstract: The present disclosure relates to an improved integrated circuit package with a encapsulant retention structure located adjacent to a packaged integrated chip on a substrate. The structure allows for the placement and retention of a larger quantity of encapsulant to seep under the packaged integrated chip. The retention wall placed on the substrate alternatively serves as substrate stiffener able to maintain mechanical properties to be used with a more desirable thinner substrate. In one embodiment, the use of openings and recesses in a stiffener layer of an integrated circuit package houses a passive electronic component to maintain mechanical properties when a thinner substrate is used. The use of either a retention wall or a stiffener allows for the manufacture of these integrated circuit package using strip, matrix, or array technology where a larger board with a plurality of integrated circuit packages is produced industrially and then cut to individual units.
    Type: Application
    Filed: April 28, 2008
    Publication date: August 21, 2008
    Applicant: ATI Technologies Inc.
    Inventors: Neil R. McLellan, Vincent K. Chan, Roden R. Topacio
  • Publication number: 20080169555
    Abstract: An integrated circuit product includes a die and an insulation layer. The insulation layer is operatively coupled to the die. The insulation layer includes a plurality of bump apertures. The insulation layer also includes an underfill anchor structure. Methods for making such an integrated circuit product are also described.
    Type: Application
    Filed: January 16, 2007
    Publication date: July 17, 2008
    Applicant: ATI Technologies ULC
    Inventors: Roden R. Topacio, Vincent K. Chan
  • Publication number: 20080054490
    Abstract: The present disclosure relates to an improved integrated circuit package with a encapsulant retention structure located adjacent to a packaged integrated chip on a substrate. The structure allows for the placement and retention of a larger quantity of encapsulant to seep under the packaged integrated chip. The retention wall placed on the substrate alternatively serves as substrate stiffener able to maintain mechanical properties to be used with a more desirable thinner substrate. In one embodiment, the use of openings and recesses in a stiffener layer of an integrated circuit package houses a passive electronic component to maintain mechanical properties when a thinner substrate is used. The use of either a retention wall or a stiffener allows for the manufacture of these integrated circuit package using strip, matrix, or array technology where a larger board with a plurality of integrated circuit packages is produced industrially and then cut to individual units.
    Type: Application
    Filed: August 31, 2006
    Publication date: March 6, 2008
    Applicant: ATI Technologies Inc.
    Inventors: Neil R. McLellan, Vincent K. Chan, Roden R. Topacio