Patents by Inventor Roland Rupp

Roland Rupp has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9859361
    Abstract: A semiconductor device includes a semiconductor body having a semiconductor body material with a dopant diffusion coefficient that is smaller than the corresponding dopant diffusion coefficient of silicon, at least one first semiconductor region doped with dopants of a first conductivity type and having a columnar shape that extends into the semiconductor body along an extension direction, wherein a respective width of the at least one first semiconductor region continuously increases along the extension direction; and at least one second semiconductor region included in the semiconductor body. The at least one second semiconductor region is arranged adjacent to the at least one first semiconductor region, and is doped with dopants of a second conductivity type complementary to the first conductivity type.
    Type: Grant
    Filed: February 5, 2016
    Date of Patent: January 2, 2018
    Assignee: Infineon Technologies AG
    Inventors: Hans-Joachim Schulze, Wolfgang Jantscher, Roland Rupp, Werner Schustereder, Hans Weber
  • Patent number: 9859383
    Abstract: A semiconductor component includes a semiconductor body of a first conduction type and a metal layer on the semiconductor body, wherein the metal layer forms with the semiconductor body a Schottky contact along a contact surface. A doping concentration of the first conduction type on the contact surface varies along a direction of the contact surface.
    Type: Grant
    Filed: November 20, 2014
    Date of Patent: January 2, 2018
    Assignee: Infineon Technologies AG
    Inventors: Jens Peter Konrath, Roland Rupp, Hans-Joachim Schulze
  • Publication number: 20170358452
    Abstract: A method of processing a power semiconductor device includes: providing a semiconductor body of the power semiconductor device; coupling a mask to the semiconductor body; and subjecting the semiconductor body to an ion implantation such that implantation ions traverse the mask prior to entering the semiconductor body.
    Type: Application
    Filed: June 7, 2017
    Publication date: December 14, 2017
    Inventors: Roland Rupp, Alexander Breymesser, Andre Brockmeier, Ronny Kern, Francisco Javier Santos Rodriguez, Carsten von Koblinski
  • Publication number: 20170352519
    Abstract: A method of producing an implantation ion energy filter, suitable for processing a power semiconductor device. In one example, the method includes creating a preform having a first structure; providing an energy filter body material; and structuring the energy filter body material by using the preform, thereby establishing an energy filter body having a second structure.
    Type: Application
    Filed: May 23, 2017
    Publication date: December 7, 2017
    Applicant: Infineon Technologies AG
    Inventors: Roland Rupp, Andre Brockmeier
  • Publication number: 20170345818
    Abstract: A semiconductor device includes trench gate structures in a semiconductor body with hexagonal crystal lattice. A mean surface plane of a first surface is tilted to a <1-100> crystal direction by an off-axis angle, wherein an absolute value of the off-axis angle is in a range from 2 degree to 12 degree. The trench gate structures extend oriented along the <1-100> crystal direction. Portions of the semiconductor body between neighboring trench gate structures form transistor mesas. Sidewalls of the transistor mesas deviate from a normal to the mean surface plane by not more than 5 degree.
    Type: Application
    Filed: August 21, 2017
    Publication date: November 30, 2017
    Inventors: Roland Rupp, Romain Esteve, Dethard Peters
  • Publication number: 20170345905
    Abstract: A semiconductor device includes trench gate structures extending from a first surface into a semiconductor body from a wide-bandgap semiconductor material. The trench gate structures separate mesa portions of the semiconductor body from each other. In the mesa portions, body regions form first pn junctions with a drain structure and directly adjoin first mesa sidewalls. Source regions in the mesa portions form second pn junctions with the body regions, wherein the body regions separate the source regions from the drain structure. The source regions directly adjoin the first mesa sidewalls and second mesa sidewalls opposite to the first mesa sidewalls.
    Type: Application
    Filed: May 24, 2016
    Publication date: November 30, 2017
    Inventors: Ralf Siemieniec, Dethard Peters, Romain Esteve, Wolfgang Bergner, Thomas Aichinger, Daniel Kueck, Roland Rupp, Bernd Zippelius, Karlheinz Feldrapp, Christian Strenger
  • Publication number: 20170345917
    Abstract: An electric assembly includes a bipolar switching device and a transistor circuit. The transistor circuit is electrically connected in parallel with the bipolar switching device and includes a normally-on wide bandgap transistor.
    Type: Application
    Filed: May 30, 2017
    Publication date: November 30, 2017
    Applicant: Infineon Technologies AG
    Inventors: Thomas Basler, Roman Baburske, Daniel Domes, Johannes Georg Laven, Roland Rupp
  • Patent number: 9818818
    Abstract: A semiconductor device includes a semiconductor body with a first main crystal direction parallel to a horizontal plane. Longitudinal axes of trench gate structures are tilted to the first main crystal direction by a tilt angle of at least 2 degree and at most 30 degree in the horizontal plane. Mesa portions are between neighboring trench gate structures. First sidewall sections of first mesa sidewalls are main crystal planes parallel to the first main crystal direction. Second sidewall sections tilted to the first sidewall sections connect the first sidewall sections.
    Type: Grant
    Filed: March 1, 2016
    Date of Patent: November 14, 2017
    Assignee: Infineon Technologies AG
    Inventors: Roland Rupp, Romain Esteve, Dethard Peters
  • Publication number: 20170309517
    Abstract: In certain embodiments, a semiconductor device includes a plurality of semiconductor chips. Each semiconductor chip comprises a semiconductor body having a first side and a second side opposite the first side, a graphite substrate bonded to the second side of the semiconductor body and comprising an opening leaving an area of the second side of the semiconductor body uncovered by the graphite substrate, and a back-side metallization arranged in the opening of the graphite substrate and electrically contacting the area of the second side. The semiconductor device further includes a plurality of separation trenches each separating one of the plurality of semiconductor chips from an adjacent one of the plurality of semiconductor chips.
    Type: Application
    Filed: July 10, 2017
    Publication date: October 26, 2017
    Inventors: Roland Rupp, Wolfgang Lehnert, Francisco Javier Santos Rodriguez, Hans-Joachim Schulze
  • Patent number: 9793167
    Abstract: A method of producing a semiconductor device and a wafer structure are provided. The method includes attaching a donor wafer comprising silicon carbide to a carrier wafer comprising graphite, splitting the donor wafer along an internal delamination layer so that a split layer comprising silicon carbide and attached to the carrier wafer is formed, removing the carrier wafer above an inner portion of the split layer while leaving a residual portion of the carrier wafer attached to the split layer to form a partially supported wafer, and further processing the partially supported wafer.
    Type: Grant
    Filed: July 29, 2016
    Date of Patent: October 17, 2017
    Assignee: Infineon Technologies AG
    Inventors: Roland Rupp, Wolfgang Lehnert, Francisco Javier Santos Rodriguez
  • Patent number: 9741712
    Abstract: A semiconductor device includes trench gate structures in a semiconductor body with hexagonal crystal lattice. A mean surface plane of a first surface is tilted to a <1-100> crystal direction by an off-axis angle, wherein an absolute value of the off-axis angle is in a range from 2 degree to 12 degree. The trench gate structures extend oriented along the <1-100> crystal direction. Portions of the semiconductor body between neighboring trench gate structures form transistor mesas. Sidewalls of the transistor mesas deviate from a normal to the mean surface plane by not more than 5 degree.
    Type: Grant
    Filed: February 25, 2016
    Date of Patent: August 22, 2017
    Assignee: Infineon Technologies AG
    Inventors: Roland Rupp, Romain Esteve, Dethard Peters
  • Publication number: 20170231943
    Abstract: The present invention relates to pharmaceutical compositions containing dimethyl fumarate (DMF), More specifically, the present invention relates to a pharmaceutical composition for oral use in treating hyperproliferative, inflammatory or autoimmune disorders by administering a low daily dosage in the range of 410 mg±5% or 400 mg±5% dimethyl fumarate, wherein the pharmaceutical formulation is in the form of an erosion matrix tablet.
    Type: Application
    Filed: May 2, 2017
    Publication date: August 17, 2017
    Inventors: Christin GALETZKA, Chris RUNDFELDT, Roland RUPP, Peder M. ANDERSEN
  • Publication number: 20170207124
    Abstract: Methods of forming a semiconductor device are provided. A method includes introducing impurities into a part of a semiconductor substrate at a first surface of the semiconductor substrate by ion implantation, the impurities being configured to absorb electromagnetic radiation of an energy smaller than a bandgap energy of the semiconductor substrate. The method further includes forming a semiconductor layer on the first surface of the semiconductor substrate. The method further includes irradiating the semiconductor substrate with electromagnetic radiation configured to be absorbed by the impurities and configured to generate local damage of a crystal lattice of the semiconductor substrate. The method further includes separating the semiconductor layer and the semiconductor substrate by thermal processing of the semiconductor substrate and the semiconductor layer, where the thermal processing is configured to cause crack formation along the local damage of the crystal lattice by thermo-mechanical stress.
    Type: Application
    Filed: January 12, 2017
    Publication date: July 20, 2017
    Applicant: Infineon Technologies AG
    Inventors: Roland RUPP, Francisco Javier SANTOS RODRIGUEZ, Hans-Joachim SCHULZE
  • Publication number: 20170200610
    Abstract: Production of an integrated circuit including an electrical contact on SiC is disclosed. One embodiment provides for production of an electrical contact on an SiC substrate, in which a conductive contact is produced on a boundary surface of the SiC substrate by irradiation and absorption of a laser pulse on an SiC substrate.
    Type: Application
    Filed: February 27, 2017
    Publication date: July 13, 2017
    Applicant: Infineon Technologies Austria AG
    Inventors: Roland Rupp, Thomas Gutt, Michael Treu
  • Patent number: 9704750
    Abstract: A method of forming a semiconductor device and a semiconductor device are provided. The method includes providing a wafer stack including a carrier wafer comprising graphite and a device wafer comprising a wide band-gap semiconductor material and having a first side and a second side opposite the first side, the second side being attached to the carrier wafer, defining device regions of the wafer stack, partly removing the carrier wafer so that openings are formed in the carrier wafer arranged within respective device regions and that the device wafer is supported by a residual of the carrier wafer; and further processing the device wafer while the device wafer remains supported by the residual of the carrier wafer.
    Type: Grant
    Filed: July 29, 2016
    Date of Patent: July 11, 2017
    Assignee: Infineon Technologies AG
    Inventors: Roland Rupp, Wolfgang Lehnert, Francisco Javier Santos Rodriguez, Hans-Joachim Schulze
  • Publication number: 20170162390
    Abstract: Disclosed is a method. The method includes forming a metal layer on a first surface of a semiconductor body; irradiating the metal layer with particles to move metal atoms from the metal layer into the semiconductor body and form a metal atom containing region in the semiconductor body; and annealing the semiconductor body. The annealing includes heating at least the metal atom containing region to a temperature of less than 500° C.
    Type: Application
    Filed: November 30, 2016
    Publication date: June 8, 2017
    Inventors: Roland Rupp, Jens Peter Konrath, Francisco Javier Santos Rodriguez, Carsten Schaeffer, Hans-Joachim Schulze, Werner Schustereder, Guenther Wellenzohn
  • Publication number: 20170148664
    Abstract: According to various embodiments, a method may include: providing a substrate having a first side and a second side opposite the first side; forming a buried layer at least one of in or over the substrate by processing the first side of the substrate; thinning the substrate from the second side of the substrate, wherein the buried layer includes a solid state compound having a greater resistance to the thinning than the substrate and wherein the thinning stops at the buried layer.
    Type: Application
    Filed: November 20, 2015
    Publication date: May 25, 2017
    Inventors: Roland Rupp, Hans-Joachim Schulze, Francisco Javier Santos Rodriguez, Iris Moder, Ingo Muri
  • Patent number: 9634108
    Abstract: A method of manufacturing a device comprises depositing one or more metallization layers to a substrate, locally heating an area of the one or more metallization layers to obtain a substrate/metallization-layer compound or a metallization-layer compound, the compound comprising an etch-selectivity toward an etching medium which is different to that of the one or more metallization layers outside the area, and removing the one or more metallization layers in the area or outside the area, depending on the etching selectivity in the area or outside the area, by etching with the etching medium to form the device.
    Type: Grant
    Filed: February 5, 2016
    Date of Patent: April 25, 2017
    Assignee: Infineon Technologies AG
    Inventors: Roland Rupp, Stefan Woehlert, Thomas Gutt, Michael Treu
  • Patent number: 9633957
    Abstract: According to various embodiments, a semiconductor device may include: a layer stack formed at a surface of the semiconductor device, the layer stack including: a metallization layer including a first metal or metal alloy; a protection layer covering the metallization layer, the protection layer including a second metal or metal alloy, wherein the second metal or metal alloy is less noble than the first metal or metal alloy.
    Type: Grant
    Filed: November 28, 2014
    Date of Patent: April 25, 2017
    Assignee: INFINEON TECHNOLOGIES AG
    Inventors: Jochen Hilsenbeck, Jens Peter Konrath, Thomas Frank, Roland Rupp
  • Publication number: 20170103894
    Abstract: A trench is formed that extends from a main surface into a crystalline silicon carbide semiconductor layer. A mask is formed that includes a mask opening exposing the trench and a rim section of the main surface around the trench. By irradiation with a particle beam a first portion of the semiconductor layer exposed by the mask opening and a second portion outside of the vertical projection of the mask opening and directly adjoining to the first portion are amorphized. A vertical extension of the amorphized second portion gradually decreases with increasing distance to the first portion. The amorphized first and second portions are removed.
    Type: Application
    Filed: October 7, 2016
    Publication date: April 13, 2017
    Inventors: Thomas Aichinger, Wolfgang Bergner, Romain Esteve, Daniel Kueck, Dethard Peters, Victorina Poenariu, Gerald Reinwald, Roland Rupp, Gerald Unegg