Patents by Inventor Ronald Gagnon

Ronald Gagnon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7467056
    Abstract: Each data lane connected to a FPGA and forming part of a SFI channel may be trained independently to enable the outputs from the FPGA to be aligned. In operation, a known fixed pattern is repeated on each of the data lanes with the exception of the data lane being trained. The short fixed pattern is smaller than an SERDES capture range so that the SERDES may temporarily lock onto the short fixed pattern for all data lanes other than the lane being trained. Training data is then transmitted on the lane being trained and the preskew delay for that lane is adjusted until the receiving component indicates that the lanes are aligned. This process may iterate to find acceptable preskew delay values for all lanes. By training the lanes one at a time and using a short repeating pattern on the untrained lanes, the SERDES may register that the untrained lanes are operating correctly so that the feedback from the SERDES is related only to the lane being trained.
    Type: Grant
    Filed: March 9, 2007
    Date of Patent: December 16, 2008
    Assignee: Nortel Networks Limited
    Inventors: Eric Maniloff, Ronald Gagnon, Blake Toplis
  • Publication number: 20080222594
    Abstract: Each data lane connected to a FPGA and forming part of a SFI channel may be trained independently to enable the outputs from the FPGA to be aligned. In operation, a known fixed pattern is repeated on each of the data lanes with the exception of the data lane being trained. The short fixed pattern is smaller than an SERDES capture range so that the SERDES may temporarily lock onto the short fixed pattern for all data lanes other than the lane being trained. Training data is then transmitted on the lane being trained and the preskew delay for that lane is adjusted until the receiving component indicates that the lanes are aligned. This process may iterate to find acceptable preskew delay values for all lanes. By training the lanes one at a time and using a short repeating pattern on the untrained lanes, the SERDES may register that the untrained lanes are operating correctly so that the feedback from the SERDES is related only to the lane being trained.
    Type: Application
    Filed: March 9, 2007
    Publication date: September 11, 2008
    Applicant: Nortel Networks Limited
    Inventors: Eric Maniloff, Ronald Gagnon, Blake Toplis
  • Publication number: 20060159089
    Abstract: A system for performing Bit Interleaved Parity-8 (BIP-8) computation on large concatenated payloads, in a processing node of an optical communications networks. The BIP-8 computation system comprises storage means associated with each processing strip for allowing the comparison between calculated and transmitted frame error check values to be delayed.
    Type: Application
    Filed: March 15, 2006
    Publication date: July 20, 2006
    Applicant: Nortel Networks Limited
    Inventors: Luca Diaconescu, Ronald Gagnon
  • Patent number: 4109305
    Abstract: The light fixture herein can assume multi-angle relationships to the ceiling grid system within a suspended ceiling system. The light fixture is suspended from the ceiling by support posts and the support posts are movable relative the grid system of the ceiling system and the back of the light fixture to permit the light fixture to be moved to a number of different locations.
    Type: Grant
    Filed: April 23, 1976
    Date of Patent: August 22, 1978
    Assignee: Armstrong Cork Company
    Inventors: Donald F. Claussen, Ronald A. Gagnon