Patents by Inventor Sadayuki Okuma

Sadayuki Okuma has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11810634
    Abstract: Disclosed herein is an apparatus that includes a data terminal, a memory cell array, a mode register storing a plurality of operation parameters, and an output circuit configured to output, in response to a read command, an incorrect data to the data terminal instead of a correct data read from the memory cell array when a predetermined one of the operation parameters indicates a test mode.
    Type: Grant
    Filed: April 28, 2021
    Date of Patent: November 7, 2023
    Assignee: Micron Technology, Inc.
    Inventor: Sadayuki Okuma
  • Patent number: 11610623
    Abstract: A refresh tracking circuit and associated methods are disclosed herein. The tracking circuit may be configured to track a primary count value and a secondary count value based on addresses associated with received commands. The primary and secondary count values may be configured to control corresponding refresh operations respectively associated with a primary address and a secondary address.
    Type: Grant
    Filed: February 4, 2021
    Date of Patent: March 21, 2023
    Assignee: Micron Technology, Inc.
    Inventor: Sadayuki Okuma
  • Publication number: 20220351797
    Abstract: Disclosed herein is an apparatus that includes a data terminal, a memory cell array, a mode register storing a plurality of operation parameters, and an output circuit configured to output, in response to a read command, an incorrect data to the data terminal instead of a correct data read from the memory cell array when a predetermined one of the operation parameters indicates a test mode.
    Type: Application
    Filed: April 28, 2021
    Publication date: November 3, 2022
    Applicant: MICRON TECHNOLOGY, INC.
    Inventor: Sadayuki Okuma
  • Patent number: 11322194
    Abstract: Compensating for offsets in buffers and related systems, methods, and devices are disclosed. An apparatus includes buffers, control circuitry, and fuses. Each of the buffers includes an output and an offset adjustment input. Each of the buffers is controllable to adjust a direct current offset of an output voltage potential responsive to an offset adjustment code provided to the offset adjustment input. The control circuitry includes sets of offset latches. The offset adjustment input of each of the buffers is operably coupled to a different one of the sets of offset latches. Each set of offset latches is configured to provide the offset adjustment code to the offset adjustment input of a corresponding buffer. The fuses are configured to provide the offset adjustment code to each of a subset of the sets of offset latches.
    Type: Grant
    Filed: January 13, 2021
    Date of Patent: May 3, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Minoru Someya, Yukihide Suzuki, Sadayuki Okuma
  • Publication number: 20210158862
    Abstract: A refresh tracking circuit and associated methods are disclosed herein. The tracking circuit may be configured to track a primary count value and a secondary count value based on addresses associated with received commands. The primary and secondary count values may be configured to control corresponding refresh operations respectively associated with a primary address and a secondary address.
    Type: Application
    Filed: February 4, 2021
    Publication date: May 27, 2021
    Inventor: Sadayuki Okuma
  • Publication number: 20210134350
    Abstract: Compensating for offsets in buffers and related systems, methods, and devices are disclosed. An apparatus includes buffers, control circuitry, and fuses. Each of the buffers includes an output and an offset adjustment input. Each of the buffers is controllable to adjust a direct current offset of an output voltage potential responsive to an offset adjustment code provided to the offset adjustment input. The control circuitry includes sets of offset latches. The offset adjustment input of each of the buffers is operably coupled to a different one of the sets of offset latches. Each set of offset latches is configured to provide the offset adjustment code to the offset adjustment input of a corresponding buffer. The fuses are configured to provide the offset adjustment code to each of a subset of the sets of offset latches.
    Type: Application
    Filed: January 13, 2021
    Publication date: May 6, 2021
    Inventors: Minoru Someya, Yukihide Suzuki, Sadayuki Okuma
  • Patent number: 10943637
    Abstract: An apparatus includes an address bus configured to convey a command address; a primary address latch connected to the address bus and configured to latch a first address; a primary counter connected to the primary address latch and configured to track a primary count value when the command address matches the first address; and a secondary counter connected to the primary counter and configured to update a secondary count value when the primary count value reaches a primary threshold.
    Type: Grant
    Filed: December 27, 2018
    Date of Patent: March 9, 2021
    Assignee: Micron Technology, Inc.
    Inventor: Sadayuki Okuma
  • Patent number: 10937486
    Abstract: Compensating for offsets in buffers and related systems, methods, and devices are disclosed. An apparatus includes buffers, control circuitry, and fuses. Each of the buffers includes an output and an offset adjustment input. Each of the buffers is controllable to adjust a direct current offset of an output voltage potential responsive to an offset adjustment code provided to the offset adjustment input. The control circuitry includes sets of offset latches. The offset adjustment input of each of the buffers is operably coupled to a different one of the sets of offset latches. Each set of offset latches is configured to provide the offset adjustment code to the offset adjustment input of a corresponding buffer. The fuses are configured to provide the offset adjustment code to each of a subset of the sets of offset latches.
    Type: Grant
    Filed: October 10, 2019
    Date of Patent: March 2, 2021
    Assignee: Micron Technology, Inc.
    Inventors: Minoru Someya, Yukihide Suzuki, Sadayuki Okuma
  • Publication number: 20200211633
    Abstract: An apparatus includes an address bus configured to convey a command address; a primary address latch connected to the address bus and configured to latch a first address; a primary counter connected to the primary address latch and configured to track a primary count value when the command address matches the first address; and a secondary counter connected to the primary counter and configured to update a secondary count value when the primary count value reaches a primary threshold.
    Type: Application
    Filed: December 27, 2018
    Publication date: July 2, 2020
    Inventor: Sadayuki Okuma
  • Patent number: 10153016
    Abstract: Apparatuses for providing external terminals of a semiconductor device are described. An example apparatus includes an input pad, an input buffer including a first input node and a second input node, a switch that couples the first input node and the second input node in an active state and further decouples the first input node and the second input node in an inactive state, a control circuit that provides a signal causing the switch to be in the active state or an inactive state. The first input node of the input buffer is coupled to the input pad by a conductive wiring.
    Type: Grant
    Filed: September 13, 2017
    Date of Patent: December 11, 2018
    Assignee: Micron Technology, Inc.
    Inventor: Sadayuki Okuma
  • Publication number: 20180082721
    Abstract: Apparatuses for providing external terminals of a semiconductor device are described. An example apparatus includes an input pad, an input buffer including a first input node and a second input node, a switch that couples the first input node and the second input node in an active state and further decouples the first input node and the second input node in an inactive state, a control circuit that provides a signal causing the switch to be in the active state or an inactive state. The first input node of the input buffer is coupled to the input pad by a conductive wiring.
    Type: Application
    Filed: September 13, 2017
    Publication date: March 22, 2018
    Applicant: Micron Technology, Inc.
    Inventor: Sadayuki Okuma
  • Patent number: 9792964
    Abstract: Apparatuses for providing external terminals of a semiconductor device are described. An example apparatus includes an input pad, an input buffer including a first input node and a second input node, a switch that couples the first input node and the second input node in an active state and further decouples the first input node and the second input node in an inactive state, a control circuit that provides a signal causing the switch to be in the active state or an inactive state. The first input node of the input buffer is coupled to the input pad by a conductive wiring.
    Type: Grant
    Filed: September 20, 2016
    Date of Patent: October 17, 2017
    Assignee: Micron Technology, Inc.
    Inventor: Sadayuki Okuma
  • Patent number: 8987735
    Abstract: A semiconductor device includes at least two semiconductor chips each including a plurality of data input/output pads, a data memory portion structured so as to read/write data through the plurality of data input/output pads, a test result input/output pad, and a test circuit for controlling a first test mode that decides data read from the data memory portion and outputs the decision from the test result input/output pad and a second test mode that decides data read from the data memory portion, inputs test result of another semiconductor chip from the test result input/output pad and outputs a synthesized test result of the test result of the chip itself and the test result of the other semiconductor chip from a specified part of the plurality of data input/output pads, and a plurality of data input/output terminals each connected with different data input/output pads.
    Type: Grant
    Filed: February 6, 2014
    Date of Patent: March 24, 2015
    Assignee: PS4 Luxco S.A.R.L.
    Inventors: Takahiro Koyama, Sadayuki Okuma
  • Patent number: 8958258
    Abstract: A semiconductor device includes a plurality of memory mats, each of which includes a plurality of word lines, a plurality of bit lines, a plurality of memory cells that are arranged at intersections of the word lines and the bit lines, and a plurality of dummy word lines, each of which is sandwiched between two corresponding ones of the word lines; a main dummy word line to which the dummy word lines included in the memory mats are commonly electrically connected; and a dummy-word-line control circuit that detects an electric potential of the main dummy word line when a test signal is activated, and outputs an error signal when the electric potential exceeds a predetermined threshold value. According to the present invention, because an electric potential of each of the dummy word lines is directly detected, an address of the word line, which has a short circuit with the dummy word line, can be reliably detected in a short time.
    Type: Grant
    Filed: July 13, 2011
    Date of Patent: February 17, 2015
    Assignee: PS4 Luxco S.a.r.l.
    Inventor: Sadayuki Okuma
  • Publication number: 20140151703
    Abstract: A semiconductor device includes at least two semiconductor chips each including a plurality of data input/output pads, a data memory portion structured so as to read/write data through the plurality of data input/output pads, a test result input/output pad, and a test circuit for controlling a first test mode that decides data read from the data memory portion and outputs the decision from the test result input/output pad and a second test mode that decides data read from the data memory portion, inputs test result of another semiconductor chip from the test result input/output pad and outputs a synthesized test result of the test result of the chip itself and the test result of the other semiconductor chip from a specified part of the plurality of data input/output pads, and a plurality of data input/output terminals each connected with different data input/output pads.
    Type: Application
    Filed: February 6, 2014
    Publication date: June 5, 2014
    Inventors: Takahiro Koyama, Sadayuki Okuma
  • Patent number: 8648339
    Abstract: A semiconductor device includes a plurality of first data input/output terminals, a plurality of second data input/output terminals, a first semiconductor chip, and a second semiconductor chip. The first semiconductor chip includes a plurality of first data input/output pads connected with the first data input/output terminals, a first test circuit, and a first memory portion. The first test circuit generates a first test result in response to a data output from the first memory portion at a test operation. The second semiconductor chip includes a plurality of second data input/output pads connected with the second data input/output terminals, a second and a third test circuits, and a second memory portion.
    Type: Grant
    Filed: November 8, 2010
    Date of Patent: February 11, 2014
    Assignee: Elpida Memory, Inc.
    Inventors: Takahiro Koyama, Sadayuki Okuma
  • Publication number: 20120014197
    Abstract: A semiconductor device includes a plurality of memory mats, each of which includes a plurality of word lines, a plurality of bit lines, a plurality of memory cells that are arranged at intersections of the word lines and the bit lines, and a plurality of dummy word lines, each of which is sandwiched between two corresponding ones of the word lines; a main dummy word line to which the dummy word lines included in the memory mats are commonly electrically connected; and a dummy-word-line control circuit that detects an electric potential of the main dummy word line when a test signal is activated, and outputs an error signal when the electric potential exceeds a predetermined threshold value. According to the present invention, because an electric potential of each of the dummy word lines is directly detected, an address of the word line, which has a short circuit with the dummy word line, can be reliably detected in a short time.
    Type: Application
    Filed: July 13, 2011
    Publication date: January 19, 2012
    Applicant: ELPIDA MEMORY, INC.
    Inventor: Sadayuki OKUMA
  • Publication number: 20110121294
    Abstract: A semiconductor device includes a plurality of first data input/output terminals, a plurality of second data input/output terminals, a first semiconductor chip, and a second semiconductor chip. The first semiconductor chip includes a plurality of first data input/output pads connected with the first data input/output terminals, a first test circuit, and a first memory portion. The first test circuit generates a first test result in response to a data output from the first memory portion at a test operation. The second semiconductor chip includes a plurality of second data input/output pads connected with the second data input/output terminals, a second and a third test circuits, and a second memory portion.
    Type: Application
    Filed: November 8, 2010
    Publication date: May 26, 2011
    Applicant: ELPIDA MEMORY, INC.
    Inventors: Takahiro Koyama, Sadayuki Okuma
  • Patent number: 7826295
    Abstract: In a semiconductor memory device, a repair circuit includes mode fuses to select one of plural repair modes corresponding to plural kinds of defects, respectively. The semiconductor memory device can repair a defective memory cell having operational margin defect without using redundancy memory cells.
    Type: Grant
    Filed: March 13, 2008
    Date of Patent: November 2, 2010
    Assignee: Elpida Memory, Inc.
    Inventors: Atsushi Masumizu, Sadayuki Okuma
  • Patent number: 7676770
    Abstract: It is an object of the present invention to realize a circuit diagram creating method and circuit diagram creating apparatus capable of efficiently acquiring information on a lower layer, and a circuit diagram creating method for creating a layered electric circuit diagram from data indicating an electric circuit that includes the steps of determining an outline area to be displayed from wiring information and graphics information which are data indicating the electric circuit for symbol graphics of a lower layer and displaying information on the circuit diagram so as not to go beyond the outline area.
    Type: Grant
    Filed: March 23, 2005
    Date of Patent: March 9, 2010
    Assignee: Elpida Memory, Inc.
    Inventor: Sadayuki Okuma