Patents by Inventor Sagar Magia

Sagar Magia has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20160124664
    Abstract: A non-volatile flash memory has bit lines spanning multiple blocks grouped into columns, where each block is connected along multiple regular columns and one or more redundancy columns. When there is a local column defect, so that the defect is not at the level of the whole block or global column, the portions of a column at an individual block can be remapped to a portion of the same block along a redundant column. Sections of multiple columns from different blocks can be remapped to the same redundancy column.
    Type: Application
    Filed: October 30, 2014
    Publication date: May 5, 2016
    Inventors: Jagdish Sabde, Sagar Magia, Emilio Yero
  • Publication number: 20160125956
    Abstract: Techniques are presented for using erase stress and variations in the loop count (number of cycles) for various fail modes in non-volatile memories, including erase disturb and shallow erase. For detection of shallow erase, cells are programmed and then erased, where the variation (delta) in the number of erase loop counts can be used to determine defective blocks. To determine blocks prone to erase disturb, an erase stress is applied to unselected blocks, after which they are programmed: after then erasing one block, the next block can then be read to determine whether it has suffered erase disturb.
    Type: Application
    Filed: October 30, 2014
    Publication date: May 5, 2016
    Inventors: Sagar Magia, Jagdish Sabde, Jayavel Pachamuthu
  • Publication number: 20160071594
    Abstract: A stress mode for use in testing non-volatile memory arrays for a number of types of defects is described. More specifically, a multi-word line select option for a given block can be used for a group of selected word lines to be set to the a programming or other high voltage, while the unselected word lines of the block are set to a pass voltage to minimize electric field differences in order to avoid disturb. For example, a group of selected word lines could number 4, 8 or 16. The multi-word line option can be applied to one block per plane, so that if there are two memory planes, for example, two such blocks can be selected simultaneously for the multi-word line option for those blocks.
    Type: Application
    Filed: September 4, 2014
    Publication date: March 10, 2016
    Inventors: Rajan Paudel, Jagdish Sabde, Sagar Magia, Khanh Nguyen
  • Patent number: 9269446
    Abstract: For a non-volatile memory device having a NAND type of architecture, techniques are presented for determining NAND strings that are slow to program. These techniques are particularly applicable to memory devices have a 3D structure, such as of BiCS type, where the slow programming can arise from defects of the spacing between the memory holes, in which the NAND strings are formed, and the local interconnects, such as for connecting common source lines and which run in a vertical direction between groups of NAND strings. The slow to program NAND strings can be recorded and this information can be used when writing data to the NAND strings. Several methods of writing data along a word line that includes such slow to program cells are described.
    Type: Grant
    Filed: April 8, 2015
    Date of Patent: February 23, 2016
    Assignee: SanDisk Technologies Inc.
    Inventors: Sagar Magia, Jagdish Sabde, Jayavel Pachamuthu, Ankitkumar Babariya
  • Patent number: 9240249
    Abstract: A number of techniques for determining bit line related defects in non-volatile memory arrays are presented, which are particularly applicable to 3D NAND memory, such as that of the BiCS type. Defects related to bit line to NAND string contacts are determined by application of an AC stress mode along bit lines, followed by a defect detection operation. If the AC stress is applied to be out of phase on adjacent bit lines, this can also be used to accelerate bit line to bit line defects. The subsequent defect determination phase can include an erase operation followed a read to determine whether the NAND strings of the erased block read as erased, a process that can also be followed by a program and subsequent read to further check for defects.
    Type: Grant
    Filed: September 2, 2014
    Date of Patent: January 19, 2016
    Assignee: SanDisk Technologies Inc.
    Inventors: Jagdish Sabde, Sagar Magia, Jayavel Pachamuthu
  • Publication number: 20160012904
    Abstract: A number of techniques for determining defects in non-volatile memory arrays are presented, which are particularly applicable to 3D NAND memory, such as that of the BiCS type. Word line to word shorts within a memory block are determined by application of an AC stress mode, followed by a defect detection operation. An inter-block stress and detection operation can be used determine word line to word line leaks between different blocks. Select gate leak line leakage, both the word lines and other select lines, is consider, as are shorts from word lines and select lines to local source lines. In addition to word line and select line defects, techniques for determining shorts between bit lines and low voltage circuitry, as in the sense amplifiers, are presented.
    Type: Application
    Filed: July 10, 2014
    Publication date: January 14, 2016
    Inventors: Jagdish Sabde, Sagar Magia, Khanh Nguyen
  • Publication number: 20160012913
    Abstract: A number of techniques for determining defects in non-volatile memory arrays are presented, which are particularly applicable to 3D NAND memory, such as that of the BiCS type. Word line to word shorts within a memory block are determined by application of an AC stress mode, followed by a defect detection operation. An inter-block stress and detection operation can be used determine word line to word line leaks between different blocks. Select gate leak line leakage, both the word lines and other select lines, is consider, as are shorts from word lines and select lines to local source lines. In addition to word line and select line defects, techniques for determining shorts between bit lines and low voltage circuitry, as in the sense amplifiers, are presented.
    Type: Application
    Filed: July 10, 2014
    Publication date: January 14, 2016
    Inventors: Sagar Magia, Jagdish M. Sabde
  • Publication number: 20160012914
    Abstract: A number of techniques for determining defects in non-volatile memory arrays are presented, which are particularly applicable to 3D NAND memory, such as that of the BiCS type. Word line to word shorts within a memory block are determined by application of an AC stress mode, followed by a defect detection operation. An inter-block stress and detection operation can be used determine word line to word line leaks between different blocks. Select gate leak line leakage, both the word lines and other select lines, is consider, as are shorts from word lines and select lines to local source lines. In addition to word line and select line defects, techniques for determining shorts between bit lines and low voltage circuitry, as in the sense amplifiers, are presented.
    Type: Application
    Filed: July 10, 2014
    Publication date: January 14, 2016
    Inventors: Sagar Magia, Jagdish Sabde
  • Publication number: 20160012915
    Abstract: A number of techniques for determining defects in non-volatile memory arrays are presented, which are particularly applicable to 3D NAND memory, such as that of the BiCS type. Word line to word shorts within a memory block are determined by application of an AC stress mode, followed by a defect detection operation. An inter-block stress and detection operation can be used determine word line to word line leaks between different blocks. Select gate leak line leakage, both the word lines and other select lines, is consider, as are shorts from word lines and select lines to local source lines. In addition to word line and select line defects, techniques for determining shorts between bit lines and low voltage circuitry, as in the sense amplifiers, are presented.
    Type: Application
    Filed: July 10, 2014
    Publication date: January 14, 2016
    Inventors: Sagar Magia, Jagdish Sabde
  • Patent number: 9224502
    Abstract: Techniques are presented for the determination and handling of defects in non-volatile arrays, particularly those having a 3D or BiCS type of arrangement where NAND strings run in a vertical direction relative to the substrate. In such an arrangement, the NAND strings are formed along memory holes and connected to global bit lines, and are separated into blocks or sub-blocks by vertical local interconnects, such as for source lines, and connected to a corresponding global line. To determine defects, an AC stress can be applied between the interconnects and the bit lines/NAND strings, after which a defect determination operation can be performed. This technique can also be implemented at the system level by having the controller instruct the memory to perform it as part of an adaptive defect determination operation.
    Type: Grant
    Filed: January 14, 2015
    Date of Patent: December 29, 2015
    Assignee: SanDisk Technologies Inc.
    Inventors: Jagdish Sabde, Sagar Magia, Jayavel Pachamuthu, Deepak Raghu
  • Patent number: 9202593
    Abstract: Techniques for determining broken word lines in non-volatile memory arrays are presented, which are particularly applicable to 3D NAND memory, such as that of the BiCS type. One set of techniques uses test program operation that alternates a standard staircase waveform with an elongated verify operation. This allows for a more accurate verify of under-programmed broken word lines relative to the standard verify operation. Another set of techniques looks at the ramp rate along the interconnect between the word line decoding circuitry and the main part of the word line. These techniques can also be used for determining defective select gate lines of an array with a NAND type structure.
    Type: Grant
    Filed: September 2, 2014
    Date of Patent: December 1, 2015
    Assignee: SanDisk Technologies Inc.
    Inventors: Sagar Magia, Jagdish Sabde, Tien-Chien Kuo, Jayavel Pachamuthu
  • Patent number: 8710914
    Abstract: Techniques are presented for improving the wake-up response of voltage regulation circuits. A first set of techniques relate to the inputs an op-amp in a regulation circuit. In regulated operation, one input receives feedback from the regulator's output. Instead, during reset, after resetting the op-amp's output node to the supply level, this input of op-amp is instead connected to ground in order to increase the amount of tail current through the op-amp in order to more quickly bring down the op-amp's output node. A detection circuit is introduced to determine when the op-amp's input is reconnected to receive feedback. In a complementary sets of techniques, when the circuit on which the regulator is formed receives an enable signal and the output of the regulator will be needed for an operation, and when the regulator is not yet back at operating levels, its supply is temporarily shorted to the supply level.
    Type: Grant
    Filed: February 8, 2013
    Date of Patent: April 29, 2014
    Assignee: SanDisk Technologies Inc.
    Inventors: Shankar Guhados, Sung-En Wang, Feng Pan, Sagar Magia, Jonathan H. Huynh