Patents by Inventor Sanad BUSHNAQ

Sanad BUSHNAQ has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180082743
    Abstract: A semiconductor memory device comprises a memory string that includes a plurality of memory cells electrically connected in series, the memory cells including first to fourth memory cells, first to fourth word lines that are electrically connected to gates of the first to fourth memory cells, respectively, a voltage generation circuit configured to generate a first voltage, a first circuit configured to output the first voltage to one of first and second wires, a second circuit configured to connect the first and second wires to the first and second word lines, respectively, and a third circuit configured to connect the first and second wires to the third and fourth word lines, respectively.
    Type: Application
    Filed: March 2, 2017
    Publication date: March 22, 2018
    Inventor: Sanad BUSHNAQ
  • Publication number: 20170345508
    Abstract: According to one embodiment, A level shifter includes a first circuit configured to generate a first signal, the first signal being inverted and delayed signal of a second signal, a NAND circuit including a first input terminal and a second input terminal, the second signal being input to the first terminal, the first signal being input to the second terminal, a first transistor, a first voltage being applied to a first terminal of the first transistor, a second terminal of the first transistor being connected to a third input terminal of the NAND circuit, a third signal which inverts the second signal being applied to a gate of the first transistor, a second transistor, a second voltage being applied to a first terminal of the second transistor, the second voltage being higher than the first signal, a gate of the second transistor being connected to an output terminal, a third transistor, the second voltage being applied to a first terminal of the third transistor, a second terminal of the third transistor b
    Type: Application
    Filed: March 9, 2017
    Publication date: November 30, 2017
    Inventors: Sanad Bushnaq, Manabu Sato
  • Patent number: 9786377
    Abstract: A memory device includes a memory cell array including a plurality of memory cell groups, and a decoder circuit configured to control selection of the memory cell groups. The decoder circuit includes an address decoder circuit configured to activate the decoder circuit based on an input address, a plurality of information retention circuits, each of which corresponds to one of the memory cell groups and outputting a signal that indicates whether or not the corresponding memory cell group is defective, a transistor having a gate connected to each of the outputs of the information retention circuits, and a signal output circuit configured to output a control signal for selecting or not selecting the memory cell groups based on an on/off state of the transistor.
    Type: Grant
    Filed: October 7, 2016
    Date of Patent: October 10, 2017
    Assignee: Toshiba Memory Corporation
    Inventors: Sanad Bushnaq, Xu Li
  • Patent number: 9773555
    Abstract: A semiconductor memory device includes a first block of memory cells that includes a first word line above a substrate, a second word line above the first word line, and a third word line above the second word line, a first control line electrically connected to the first word line, a second control line electrically connected to the second word and between the first control line and the first block, and a third control line electrically connected to the third word line and between the second control line and the first block.
    Type: Grant
    Filed: February 26, 2016
    Date of Patent: September 26, 2017
    Assignee: Toshiba Memory Corporation
    Inventors: Sanad Bushnaq, Masanobu Shirakawa
  • Patent number: 9767908
    Abstract: A non-volatile semiconductor memory device includes a first memory cell above a substrate and electrically connected to a first word line, a second memory cell above the first memory cell and electrically connected to a second word line, and a controller. The controller is configured to execute a write operation that includes a first step in which a first voltage is applied to a selected word line and to a non-selected word line, a second step after the first step in which a program voltage is applied to the selected word line, and a third step after the second step in which a second voltage higher than the first voltage is applied to the non-selected word line. A time period between a start of the second step and a start of the third step is different depending on whether the first or second memory cell is being written.
    Type: Grant
    Filed: February 26, 2016
    Date of Patent: September 19, 2017
    Assignee: Toshiba Memory Corporation
    Inventors: Sanad Bushnaq, Masanobu Shirakawa, Hidehiro Shiga
  • Patent number: 9767910
    Abstract: A semiconductor memory device includes: a first memory unit including first to fourth memory cells; a second memory unit including fifth to eighth memory cells; a first word line coupled to gates of the first and fifth memory cells; a second word line coupled to gates of the second and sixth memory cells; a third word line coupled to gates of the third and seventh memory cells; and a fourth word line coupled to gates of the fourth and eighth memory cells. In a write operation, writes to the fourth memory cell, the first memory cell, the eighth memory cell, and the fifth memory cell are executed in order.
    Type: Grant
    Filed: September 13, 2016
    Date of Patent: September 19, 2017
    Assignee: TOSHIBA MEMEORY CORPORATION
    Inventors: Sanad Bushnaq, Takayuki Akamine, Masanobu Shirakawa
  • Publication number: 20170263318
    Abstract: According to one embodiment, a semiconductor memory device includes: a first memory unit including first to fourth memory cells; a second memory unit including fifth to eighth memory cells; a first word line coupled to gates of the first and fifth memory cells; a second word line coupled to gates of the second and sixth memory cells; a third word line coupled to gates of the third and seventh memory cells; and a fourth word line coupled to gates of the fourth and eighth memory cells. In a write operation, writes to the fourth memory cell, the first memory cell, the eighth memory cell, and the fifth memory cell are executed in order.
    Type: Application
    Filed: September 13, 2016
    Publication date: September 14, 2017
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Sanad BUSHNAQ, Takayuki AKAMINE, Masanobu SHIRAKAWA
  • Publication number: 20170263322
    Abstract: A memory device includes a memory cell array including a plurality of memory cell groups, and a decoder circuit configured to control selection of the memory cell groups. The decoder circuit includes an address decoder circuit configured to activate the decoder circuit based on an input address, a plurality of information retention circuits, each of which corresponds to one of the memory cell groups and outputting a signal that indicates whether or not the corresponding memory cell group is defective, a transistor having a gate connected to each of the outputs of the information retention circuits, and a signal output circuit configured to output a control signal for selecting or not selecting the memory cell groups based on an on/off state of the transistor.
    Type: Application
    Filed: October 7, 2016
    Publication date: September 14, 2017
    Inventors: Sanad BUSHNAQ, Xu LI
  • Publication number: 20160267996
    Abstract: A memory system includes a semiconductor memory device that includes a plurality of memory cells, and a controller that controls an operation of the semiconductor memory device to set the memory cells to have a threshold voltage distribution corresponding to data being written therein, when data is being written in the memory cells, and to set the memory cells to have a neutral threshold voltage distribution, the neutral threshold voltage distribution being different from any of a plurality of threshold voltage distributions corresponding to valid data, when data is not being written in the memory cells.
    Type: Application
    Filed: January 13, 2016
    Publication date: September 15, 2016
    Inventors: Sanad BUSHNAQ, Masanobu SHIRAKAWA
  • Publication number: 20160267983
    Abstract: A semiconductor memory device includes a first block of memory cells that includes a first word line above a substrate, a second word line above the first word line, and a third word line above the second word line, a first control line electrically connected to the first word line, a second control line electrically connected to the second word and between the first control line and the first block, and a third control line electrically connected to the third word line and between the second control line and the first block.
    Type: Application
    Filed: February 26, 2016
    Publication date: September 15, 2016
    Inventors: Sanad BUSHNAQ, Masanobu SHIRAKAWA
  • Publication number: 20160267990
    Abstract: A non-volatile semiconductor memory device includes a first memory cell above a substrate and electrically connected to a first word line, a second memory cell above the first memory cell and electrically connected to a second word line, and a controller. The controller is configured to execute a write operation that includes a first step in which a first voltage is applied to a selected word line and to a non-selected word line, a second step after the first step in which a program voltage is applied to the selected word line, and a third step after the second step in which a second voltage higher than the first voltage is applied to the non-selected word line. A time period between a start of the second step and a start of the third step is different depending on whether the first or second memory cell is being written.
    Type: Application
    Filed: February 26, 2016
    Publication date: September 15, 2016
    Inventors: Sanad BUSHNAQ, Masanobu SHIRAKAWA, Hidehiro SHIGA
  • Publication number: 20160078953
    Abstract: A semiconductor memory device includes a first memory cell and a second memory cell having a parasitic capacitance smaller than a parasitic capacitance of the first memory cell, a first bit line that is electrically connected to the first memory cell, a second bit line that is electrically connected to the second memory cell, a first sense module that is electrically connected to the first bit line through a first transistor, and a second sense module that is electrically connected to the second bit line through a second transistor. During sensing of the first and second bit lines, the first and second transistors are turned on for first and second periods of time, respectively, to electrically connect the first and second sense modules to the corresponding first and second bit lines. The first period of time is longer than the second period of time.
    Type: Application
    Filed: February 26, 2015
    Publication date: March 17, 2016
    Inventors: Sanad BUSHNAQ, Masanobu SHIRAKAWA
  • Publication number: 20160078959
    Abstract: A non-volatile semiconductor memory device includes a plurality of memory cells including a first memory cell and a second memory cell stacked above the first memory cell, a plurality of word lines including first and second word lines connected to first and second memory cells, respectively, a driver circuit connected to gates of the memory cells to supply voltages of different levels to the gates of the memory cells, and a control circuit configured to control the driver circuit to apply, during a reading operation on a selected memory cell, a first voltage to other, non-selected memory cells at a first timing and a second voltage to the selected memory cell at a second timing that is after a time period after the first timing. The time period when the first memory cell is the selected memory cell is less than the time period when the second memory cell is the selected memory cell.
    Type: Application
    Filed: February 27, 2015
    Publication date: March 17, 2016
    Inventors: Sanad BUSHNAQ, Masanobu SHIRAKAWA, Yuya SUZUKI