Patents by Inventor Sanjive Agarwala

Sanjive Agarwala has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5270955
    Abstract: An arithmetic or logical computation result detection circuit is described. The circuit has a set of one-bit-zero cells which receive a first operand, A, a second operand, B, and a C.sub.in, and generates a set of one-bit-zero signals, Z. A combinatorial circuit receives the set of one-bit-zero signals and provides a selected output which is a known function of the one-bit-zero signals. In a preferred embodiment, the combinatorial circuit is a logical AND function which detects a condition when all the one-bit-zero signals are positively asserted. In various embodiments of the preferred invention the one-bit-zero signals may be operable to detect an arithmetic zero condition for operations of addition, subtraction, or a logic operation. Other devices, systems and methods are also disclosed.
    Type: Grant
    Filed: July 31, 1992
    Date of Patent: December 14, 1993
    Assignee: Texas Instruments Incorporated
    Inventors: Patrick W. Bosshart, Sanjive Agarwala