Patents by Inventor Saurabh Kumar SINGH

Saurabh Kumar SINGH has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9705525
    Abstract: A sensor that can provide multiple resolutions, based on the output of the same analog-to-digital converter is disclosed. Some applications require a fast measurement of a physical parameter (e.g., temperature, voltage, pressure), but can tolerate a lower resolution measurement. Other applications require a higher resolution measurement, but can tolerate a slower measurement. The sensor may comprise a sigma delta modulator (SDM) ADC that outputs a digital reading. The output may comprise a bus having a width that is equal to the desired highest resolution of the digital code for the physical parameter. The sensor may further comprise a storage unit for each desired level of resolution. The sensor may further comprise logic that causes the storage units to sample the output bus after a certain number of clock cycles in order to store a digital code having a number of bits equal to the resolution.
    Type: Grant
    Filed: June 9, 2016
    Date of Patent: July 11, 2017
    Assignee: SanDisk Technologies LLC
    Inventor: Saurabh Kumar Singh
  • Patent number: 9651958
    Abstract: An electronic device includes a power supply, a ground, and an intermediate ground having a voltage less than a voltage of the power supply and greater than a voltage of the ground. The electronic device also includes an error amplifier having an input stage coupled between the power supply and the ground, and an output stage coupled between the power supply and the intermediate ground. A ballast transistor is coupled to receive an output from the error amplifier. A feedback circuit is coupled to an output of the ballast transistor to generate feedback signals, and the error amplifier operates in response to the feedback signals.
    Type: Grant
    Filed: April 18, 2016
    Date of Patent: May 16, 2017
    Assignee: STMicroelectronics International N.V.
    Inventors: Nitin Bansal, Saurabh Kumar Singh, Hemant Shukla
  • Publication number: 20160231758
    Abstract: An electronic device includes a power supply, a ground, and an intermediate ground having a voltage less than a voltage of the power supply and greater than a voltage of the ground. The electronic device also includes an error amplifier having an input stage coupled between the power supply and the ground, and an output stage coupled between the power supply and the intermediate ground. A ballast transistor is coupled to receive an output from the error amplifier. A feedback circuit is coupled to an output of the ballast transistor to generate feedback signals, and the error amplifier operates in response to the feedback signals.
    Type: Application
    Filed: April 18, 2016
    Publication date: August 11, 2016
    Applicant: STMicroelectronics International N.V.
    Inventors: Nitin Bansal, Saurabh Kumar Singh, Hemant Shukla
  • Patent number: 9395730
    Abstract: A method and apparatus are provided. The apparatus includes a plurality of devices forming a positive feedback loop for driving a regulated output voltage towards a reference voltage. Device ratios of at least two of the plurality of devices are set such that the positive feedback loop is stable.
    Type: Grant
    Filed: June 27, 2013
    Date of Patent: July 19, 2016
    Assignee: STMICROELECTRONICS INTERNATIONAL N.V.
    Inventors: Saurabh Kumar Singh, Nitin Bansal, Kallol Chatterjee
  • Patent number: 9342085
    Abstract: An electronic device includes a power supply, a ground, and an intermediate ground having a voltage less than a voltage of the power supply and greater than a voltage of the ground. The electronic device also includes an error amplifier having an input stage coupled between the power supply and the ground, and an output stage coupled between the power supply and the intermediate ground. A ballast transistor is coupled to receive an output from the error amplifier. A feedback circuit is coupled to an output of the ballast transistor to generate feedback signals, and the error amplifier operates in response to the feedback signals.
    Type: Grant
    Filed: October 13, 2014
    Date of Patent: May 17, 2016
    Assignee: STMICROELECTRONICS INTERNATIONAL N.V.
    Inventors: Hemant Shukla, Saurabh Kumar Singh, Nitin Bansal
  • Publication number: 20160103458
    Abstract: An electronic device includes a power supply, a ground, and an intermediate ground having a voltage less than a voltage of the power supply and greater than a voltage of the ground. The electronic device also includes an error amplifier having an input stage coupled between the power supply and the ground, and an output stage coupled between the power supply and the intermediate ground. A ballast transistor is coupled to receive an output from the error amplifier. A feedback circuit is coupled to an output of the ballast transistor to generate feedback signals, and the error amplifier operates in response to the feedback signals.
    Type: Application
    Filed: October 13, 2014
    Publication date: April 14, 2016
    Applicant: STMICROELECTRONICS INTERNATIONAL N.V.
    Inventors: Hemant Shukla, Saurabh Kumar Singh, Nitin Bansal
  • Publication number: 20160061894
    Abstract: A test circuit measures both the rising edge delay and the falling edge delay associated with a logic cell. The test circuit includes a flip-flop type ring oscillator with two groups of logic cells connected in series in the oscillation path. A first multiplexor switches the ring oscillator between a rising edge and a falling edge mode. A second multiplexer causes the second group of logic cells to be included or excluded from the oscillation path. By measuring the oscillation period in the various modes, the rising edge and falling edge delays can be individually calculated.
    Type: Application
    Filed: August 28, 2014
    Publication date: March 3, 2016
    Inventors: Saurabh Kumar Singh, Balwant Singh
  • Patent number: 9229462
    Abstract: An FDSOI integrated circuit die supplies on an output node a regulated output voltage based on a reference voltage. A pass transistor that passes a first current to the output node. A feedback loop regulates the output voltage by generating a second current based on the first current and applying a control signal to the pass transistor based on the second current. A loop current adaptor adapts a ratio of the first and second currents by adjusting a back gate bias voltage applied to a back gate of loop transistor of the feedback loop.
    Type: Grant
    Filed: June 30, 2015
    Date of Patent: January 5, 2016
    Assignee: STMicroelectronics International N.V.
    Inventors: Hemant Shukla, Saurabh Kumar Singh, Nitin Bansal
  • Publication number: 20150301540
    Abstract: An FDSOI integrated circuit die supplies on an output node a regulated output voltage based on a reference voltage. A pass transistor that passes a first current to the output node. A feedback loop regulates the output voltage by generating a second current based on the first current and applying a control signal to the pass transistor based on the second current. A loop current adaptor adapts a ratio of the first and second currents by adjusting a back gate bias voltage applied to a back gate of loop transistor of the feedback loop.
    Type: Application
    Filed: June 30, 2015
    Publication date: October 22, 2015
    Inventors: Hemant Shukla, Saurabh Kumar Singh, Nitin Bansal
  • Publication number: 20150002110
    Abstract: A method and apparatus are provided. The apparatus comprises a plurality of devices forming a positive feedback loop for driving a regulated output voltage towards a reference voltage. Device ratios of at least two of the plurality of devices are set such that the positive feedback loop is stable.
    Type: Application
    Filed: June 27, 2013
    Publication date: January 1, 2015
    Inventors: Saurabh Kumar Singh, Nitin Bansal, Kallol Chatterjee
  • Publication number: 20130003905
    Abstract: An embodiment of a detector includes first and second generators. The first generator is operable to receive a transition of a first signal and to generate in response to the transition a first pulse having a length that is approximately equal to a length of a detection window. And the second generator is operable to receive a second signal and to generate a second pulse having a relationship to the first pulse in response to a transition of the second signal occurring approximately during the detection window.
    Type: Application
    Filed: June 30, 2011
    Publication date: January 3, 2013
    Applicant: STMICROELECTRONICS PVT. LTD.
    Inventors: Abhishek JAIN, Kallol CHATTERJEE, Chittoor PARTHASARATHY, Saurabh Kumar SINGH