Patents by Inventor Sean Barstow

Sean Barstow has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140110764
    Abstract: Methods and apparatuses for combinatorial processing are disclosed. Methods of the present disclosure providing a substrate, the substrate comprising a plurality of site-isolated regions. Methods include forming a first capping layer on the surface of a first site-isolated region of the substrate. The methods further include forming a second capping layer on the surface of a second site-isolated region of the substrate. In some embodiments, forming the first and second capping layers include exposing the first and second site-isolated regions to a plasma induced with H2 and hydrocarbon gases. In some embodiments, methods include applying at least one subsequent process to each site-isolated region. In addition, methods include evaluating results of the films post processing.
    Type: Application
    Filed: October 19, 2012
    Publication date: April 24, 2014
    Applicant: Intermolecular Inc.
    Inventors: Sandip Niyogi, Sean Barstow, Dipankar Pramanik
  • Patent number: 8664014
    Abstract: Electrical testing of metal oxide semiconductor (MOS) high-k capacitor structures is used to evaluate photoresist strip or cleaning chemicals using a combinatorial workflow. The electrical testing can be able to identify the damages on the high-k dielectrics, permitting a selection of photoresist strip chemicals to optimize the process conditions in the fabrication of semiconductor devices. The high productivity combinatorial technique can provide a compatibility evaluation of photoresist strip chemicals with high-k devices.
    Type: Grant
    Filed: November 17, 2011
    Date of Patent: March 4, 2014
    Assignee: Intermolecular, Inc.
    Inventors: Bei Li, Sean Barstow, Anh Duong, Zhendong Hong, Ashley Lacey
  • Publication number: 20140051210
    Abstract: Nonvolatile memory elements that are based on resistive switching memory element layers are provided. A nonvolatile memory element may have a resistive switching metal oxide layer. The resistive switching metal oxide layer may have one or more layers of oxide. A resistive switching metal oxide may be doped with a dopant that increases its melting temperature and enhances its thermal stability. Layers may be formed to enhance the thermal stability of the nonvolatile memory element. An electrode for a nonvolatile memory element may contain a conductive layer and a buffer layer.
    Type: Application
    Filed: October 24, 2013
    Publication date: February 20, 2014
    Applicant: Intermolecular Inc.
    Inventors: Sandra G Malhotra, Sean Barstow, Tony P. Chiang, Pragati KUMAR, Prashant B Phatak, Sunil Shanker, Wen Wu
  • Publication number: 20140042384
    Abstract: Nonvolatile memory elements including resistive switching metal oxides may be formed in one or more layers on an integrated circuit. Each memory element may have a first conductive layer, a metal oxide layer, and a second conductive layer. Electrical devices such as diodes may be coupled in series with the memory elements. The first conductive layer may be formed from a metal nitride. The metal oxide layer may contain the same metal as the first conductive layer. The metal oxide may form an ohmic contact or a Schottky contact with the first conductive layer. The second conductive layer may form an ohmic contact or Schottky contact with the metal oxide layer. The first conductive layer, the metal oxide layer, and the second conductive layer may include sublayers. The second conductive layer may include an adhesion or barrier layer and a workfunction control layer.
    Type: Application
    Filed: October 21, 2013
    Publication date: February 13, 2014
    Applicant: Intermolecular Inc.
    Inventors: Pragati Kumar, Sean Barstow, Tony P. Chiang, Sandra G. Malhotra
  • Patent number: 8647894
    Abstract: A method for depositing graphene is provided. The method includes depositing a layer of non-conducting amorphous carbon over a surface of a substrate and depositing a transition metal in a pattern over the amorphous carbon. The substrate is annealed at a temperature below 500° C., where the annealing converts the non-conducting amorphous carbon disposed under the transition metal to conducting amorphous carbon. A portion of the pattern of the transition metal is removed from the surface of the substrate to expose the conducting amorphous carbon.
    Type: Grant
    Filed: December 26, 2012
    Date of Patent: February 11, 2014
    Assignee: Intermolecular, Inc.
    Inventors: Sandip Niyogi, Sean Barstow
  • Publication number: 20140030887
    Abstract: Provided are methods and systems for forming discreet multilayered structures. Each structure may be deposited by in situ deposition of multiple layers at one of multiple site isolation regions provided on the same substrate for use in combinatorial processing. Alignment of different layers within each structure is provided by using two or more differently sized openings in-between one or more sputtering targets and substrate. Specifically, deposition of a first layer is performed through the first opening that defines a first deposition area. A shutter having a second smaller opening is then positioned in-between the one or more targets and substrate. Sputtering of a second layer is then performed through this second opening that defines a second deposition area. This second deposition area may be located within the first deposition area based on sizing and alignment of the openings as well as alignment of the substrate.
    Type: Application
    Filed: October 3, 2013
    Publication date: January 30, 2014
    Applicant: Intermolecular Inc.
    Inventors: Sean Barstow, Owen Ho Yin Fong
  • Patent number: 8599603
    Abstract: Nonvolatile memory elements are provided that have resistive switching metal oxides. The nonvolatile memory elements may be formed in one or more layers on an integrated circuit. Each memory element may have a first conductive layer, a metal oxide layer, and a second conductive layer. Electrical devices such as diodes may be coupled in series with the memory elements. The first conductive layer may be formed from a metal nitride. The metal oxide layer may contain the same metal as the first conductive layer. The metal oxide may form an ohmic contact or a Schottky contact with the first conductive layer. The second conductive layer may form an ohmic contact or Schottky contact with the metal oxide layer. The first conductive layer, the metal oxide layer, and the second conductive layer may include sublayers. The second conductive layer may include an adhesion or barrier layer and a workfunction control layer.
    Type: Grant
    Filed: March 14, 2013
    Date of Patent: December 3, 2013
    Assignee: Intermolecular, Inc.
    Inventors: Pragati Kumar, Sean Barstow, Tony P. Chiang, Sandra G Malhotra
  • Patent number: 8592282
    Abstract: Nonvolatile memory elements that are based on resistive switching memory element layers are provided. A nonvolatile memory element may have a resistive switching metal oxide layer. The resistive switching metal oxide layer may have one or more layers of oxide. A resistive switching metal oxide may be doped with a dopant that increases its melting temperature and enhances its thermal stability. Layers may be formed to enhance the thermal stability of the nonvolatile memory element. An electrode for a nonvolatile memory element may contain a conductive layer and a buffer layer.
    Type: Grant
    Filed: October 19, 2012
    Date of Patent: November 26, 2013
    Assignee: Intermolecular, Inc.
    Inventors: Sandra G. Malhotra, Sean Barstow, Tony P. Chiang, Pragati Kumar, Prashant B. Phatak, Sunil Shanker, Wen Wu
  • Patent number: 8575027
    Abstract: Provided are methods and systems for forming discreet multilayered structures. Each structure may be deposited by in situ deposition of multiple layers at one of multiple site isolation regions provided on the same substrate for use in combinatorial processing. Alignment of different layers within each structure is provided by using two or more differently sized openings in-between one or more sputtering targets and substrate. Specifically, deposition of a first layer is performed through the first opening that defines a first deposition area. A shutter having a second smaller opening is then positioned in-between the one or more targets and substrate. Sputtering of a second layer is then performed through this second opening that defines a second deposition area. This second deposition area may be located within the first deposition area based on sizing and alignment of the openings as well as alignment of the substrate.
    Type: Grant
    Filed: June 26, 2012
    Date of Patent: November 5, 2013
    Assignee: Intermolecular, Inc.
    Inventors: Sean Barstow, Owen Fong
  • Publication number: 20130236632
    Abstract: A method for optimizing graphene synthesis is provided. The method includes providing a substrate having a plurality of site isolated regions defined thereon and depositing a metal layer within each region of the plurality of site isolated regions. The metal layer is combinatorially deposited among the plurality of site isolated regions. The method includes synthesizing a graphene layer over each metal layer within each region of the plurality of site isolated regions and evaluating grain boundary profiles in the synthesized graphene layer over each metal layer within each region of the plurality of site isolated regions.
    Type: Application
    Filed: September 19, 2012
    Publication date: September 12, 2013
    Applicant: Intermolecular, Inc.
    Inventors: Sandip Niyogi, Sean Barstow, Dipankar Pramanik
  • Patent number: 8524528
    Abstract: Nonvolatile memory elements are provided that have resistive switching metal oxides. The nonvolatile memory elements may be formed from resistive-switching metal oxide layers. Metal oxide layers may be formed using sputter deposition at relatively low sputtering powers, relatively low duty cycles, and relatively high sputtering gas pressures. Dopants may be incorporated into a base oxide layer at an atomic concentration that is less than the solubility limit of the dopant in the base oxide. At least one oxidation state of the metal in the base oxide is preferably different than at least one oxidation sate of the dopant. The ionic radius of the dopant and the ionic radius of the metal may be selected to be close to each other. Annealing and oxidation operations may be performed on the resistive switching metal oxides. Bistable metal oxides with relatively large resistivities and large high-state-to-low state resistivity ratios may be produced.
    Type: Grant
    Filed: December 21, 2012
    Date of Patent: September 3, 2013
    Assignee: Intermolecular, Inc.
    Inventors: Sean Barstow, Tony Chiang, Pragati Kumar, Sandra Malhotra
  • Patent number: 8513117
    Abstract: The invention discloses a method for cleaning residues from a semiconductor substrate during a nickel platinum silicidation process. Embodiments of the invention provide a multi-step cleaning process, comprising exposing the substrate to a nitric acid solution after a first anneal, followed by an aqua regia solution after a second anneal. The substrate can be optionally exposed to a hydrochloric acid solution afterward to completely remove any remaining platinum residues.
    Type: Grant
    Filed: November 15, 2011
    Date of Patent: August 20, 2013
    Assignees: Intermolecular, Inc.
    Inventors: Anh Duong, Sean Barstow, Clemens Fitz, John Foster, Olov Karlsson, Bei Li, James Mavrinac
  • Publication number: 20130130414
    Abstract: Electrical testing of metal oxide semiconductor (MOS) high-k capacitor structures is used to evaluate photoresist strip or cleaning chemicals using a combinatorial workflow. The electrical testing can be able to identify the damages on the high-k dielectrics, permitting a selection of photoresist strip chemicals to optimize the process conditions in the fabrication of semiconductor devices. The high productivity combinatorial technique can provide a compatibility evaluation of photoresist strip chemicals with high-k devices.
    Type: Application
    Filed: November 17, 2011
    Publication date: May 23, 2013
    Applicant: Intermolecular, Inc.
    Inventors: Bei Li, Sean Barstow, Anh Duong, Zhendong Hong, Ashley Lacey
  • Publication number: 20130122671
    Abstract: The invention discloses a method for cleaning residues from a semiconductor substrate during a nickel platinum silicidation process. Embodiments of the invention provide a multi-step cleaning process, comprising exposing the substrate to a nitric acid solution after a first anneal, followed by an aqua regia solution after a second anneal. The substrate can be optionally exposed to a hydrochloric acid solution afterward to completely remove any remaining platinum residues.
    Type: Application
    Filed: November 15, 2011
    Publication date: May 16, 2013
    Applicants: Globalfoundries, Intermolecular, Inc.
    Inventors: Anh Duong, Sean Barstow, Clemens Fitz, John Foster, Olov Karlsson, Bei Li, James Mavrinac
  • Patent number: 8441838
    Abstract: Nonvolatile memory elements are provided comprising switching metal oxides. The nonvolatile memory elements may be formed in one or more layers on an integrated circuit. Each memory element may have a first conductive layer, a metal oxide layer, and a second conductive layer. Electrical devices may be coupled in series with the memory elements. The first conductive layer may be formed from a metal nitride. The metal oxide layer may contain the same metal as the first conductive layer. The metal oxide may form an ohmic contact or a Schottky contact with the first conductive layer. The second conductive layer may form an ohmic contact or a Schottky contact with the metal oxide layer. The first conductive layer, the metal oxide layer, and the second conductive layer may include sublayers. The second conductive layer may include an adhesion or barrier layer and a workfunction control layer.
    Type: Grant
    Filed: December 21, 2011
    Date of Patent: May 14, 2013
    Assignee: Intermolecular, Inc.
    Inventors: Pragati Kumar, Sean Barstow, Tony Chiang, Sandra G. Malhotra
  • Publication number: 20130098393
    Abstract: A method for cleaning platinum residues from a surface of a substrate is provided. The method initiates with exposing the surface to a first solution containing a mixture of nitric acid and hydrochloric acid. Then, the surface is exposed to a second solution containing hydrochloric acid.
    Type: Application
    Filed: October 19, 2011
    Publication date: April 25, 2013
    Applicant: INTERMOLECULAR, INC.
    Inventors: Anh Duong, Sean Barstow, Olov Karlsson, Bei Li, James Mavrinac
  • Patent number: 8367463
    Abstract: Nonvolatile memory elements are provided that have resistive switching metal oxides. The nonvolatile memory elements may be formed from resistive-switching metal oxide layers. Metal oxide layers may be formed using sputter deposition at relatively low sputtering powers, relatively low duty cycles, and relatively high sputtering gas pressures. Dopants may be incorporated into a base oxide layer at an atomic concentration that is less than the solubility limit of the dopant in the base oxide. At least one oxidation state of the metal in the base oxide is preferably different than at least one oxidation sate of the dopant. The ionic radius of the dopant and the ionic radius of the metal may be selected to be close to each other. Annealing and oxidation operations may be performed on the resistive switching metal oxides. Bistable metal oxides with relatively large resistivities and large high-state-to-low state resistivity ratios may be produced.
    Type: Grant
    Filed: May 19, 2011
    Date of Patent: February 5, 2013
    Assignee: Intermolecular, Inc.
    Inventors: Pragati Kumar, Sandra G. Malhotra, Sean Barstow, Tony Chiang
  • Patent number: 8361813
    Abstract: A method for depositing graphene is provided. The method includes depositing a layer of non-conducting amorphous carbon over a surface of a substrate and depositing a transition metal in a pattern over the amorphous carbon. The substrate is annealed at a temperature below 500° C., where the annealing converts the non-conducting amorphous carbon disposed under the transition metal to conducting amorphous carbon. A portion of the pattern of the transition metal is removed from the surface of the substrate to expose the conducting amorphous carbon.
    Type: Grant
    Filed: December 9, 2011
    Date of Patent: January 29, 2013
    Assignee: Intermolecular, Inc.
    Inventors: Sandip Niyogi, Sean Barstow
  • Publication number: 20120319070
    Abstract: Nonvolatile memory elements are provided comprising switching metal oxides. The nonvolatile memory elements may be formed in one or more layers on an integrated circuit. Each memory element may have a first conductive layer, a metal oxide layer, and a second conductive layer. Electrical devices may be coupled in series with the memory elements. The first conductive layer may be formed from a metal nitride. The metal oxide layer may contain the same metal as the first conductive layer. The metal oxide may form an ohmic contact or a Schottky contact with the first conductive layer. The second conductive layer may form an ohmic contact or a Schottky contact with the metal oxide layer. The first conductive layer, the metal oxide layer, and the second conductive layer may include sublayers. The second conductive layer may include an adhesion or barrier layer and a workfunction control layer.
    Type: Application
    Filed: December 21, 2011
    Publication date: December 20, 2012
    Applicant: Intermolecular, Inc.
    Inventors: Pragati Kumar, Sandra G. Malhotra, Sean Barstow, Tony Chiang
  • Patent number: 8318573
    Abstract: Nonvolatile memory elements that are based on resistive switching memory element layers are provided. A nonvolatile memory element may have a resistive switching metal oxide layer. The resistive switching metal oxide layer may have one or more layers of oxide. A resistive switching metal oxide may be doped with a dopant that increases its melting temperature and enhances its thermal stability. Layers may be formed to enhance the thermal stability of the nonvolatile memory element. An electrode for a nonvolatile memory element may contain a conductive layer and a buffer layer.
    Type: Grant
    Filed: December 27, 2011
    Date of Patent: November 27, 2012
    Assignee: Intermolecular, Inc.
    Inventors: Sandra G. Malhotra, Pragati Kumar, Sean Barstow, Tony Chiang, Prashant B. Phatak, Wen Wu, Sunil Shanker