Patents by Inventor Seok Cheon Baek

Seok Cheon Baek has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190312055
    Abstract: A semiconductor device includes lower gate electrodes on a substrate in a first direction substantially perpendicular to a top surface of the substrate, upper gate electrodes on the lower gate electrodes in the first direction, and channel structures extending through the lower and upper gate electrodes in the first direction. Each channel structure includes a lower channel structure, an upper channel structure, and a landing pad interconnecting the lower and upper channel structures. The first channel structure includes a first landing pad having a horizontal width substantially greater than that of the lower channel structure of the first channel structure at a first vertical level. The second channel structure located closest to the first channel structure includes a second landing pad having a horizontal width substantially greater than that of the lower channel structure of the second channel structure at a second vertical level lower than the first vertical level.
    Type: Application
    Filed: April 1, 2019
    Publication date: October 10, 2019
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Seok-cheon Baek, Boh-chang Kim
  • Publication number: 20190312049
    Abstract: A vertical memory device includes a gate structure including a first gate electrode on a peripheral circuit region of a substrate, the substrate containing a cell region and the peripheral circuit region, a plurality of second gate electrodes sequentially stacked on the cell region of the substrate, the plurality of second gate electrodes spaced apart from each other in a vertical direction to an upper surface of the substrate, a channel extending in the vertical direction on the cell region of the substrate and extending through at least one of the second gate electrodes, and a first insulating interlayer covering the gate structure on the peripheral circuit region of the substrate, a cross-section in one direction of an upper surface of a portion of the first insulating interlayer overlapping the gate structure in the vertical direction having a shape of a portion of a polygon.
    Type: Application
    Filed: December 11, 2018
    Publication date: October 10, 2019
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Ji-Sung CHEON, Seok-cheon BAEK
  • Publication number: 20190304992
    Abstract: A semiconductor device includes lower gate electrodes placed on a substrate and spaced apart from one another; upper gate electrodes placed over the lower gate electrodes and spaced apart from one another; an R-type pad extending from one end of at least one electrode among the lower gate electrodes or the upper gate electrodes and having a greater thickness than the lower gate electrode or upper gate electrode connected to the R-type pad; and a P-type pad extending from one end of at least one electrode to which the R-type pad is not connected among the lower gate electrodes or the upper gate electrodes and having a different thickness than the R-type pad, wherein the P-type pad includes a first pad connected to an uppermost lower gate electrode among the lower gate electrodes.
    Type: Application
    Filed: September 20, 2018
    Publication date: October 3, 2019
    Inventors: SEOK CHEON BAEK, BOH CHANG KIM, CHUNG KI MIN, JI HOON PARK, BYUNG KWAN YOU
  • Patent number: 10373975
    Abstract: A memory device may include multiple channel regions extending in a direction perpendicular to an upper surface of a substrate, a plurality of gate electrode layers and a plurality of insulating layers stacked on the substrate to be adjacent at least a portion of the plurality of channel regions, an interlayer insulating layer disposed on the plurality of gate electrode layers, a plurality of cell contact plugs passing through the interlayer insulating layer. Each of the plurality of cell contacts is connected to each of the plurality of gate electrode layers. A vertical insulating layer extends from the interlayer insulating layer disposed between the plurality of channel regions and the plurality of cell contact plugs and has a portion surrounded by at least one of the plurality of gate electrode layers.
    Type: Grant
    Filed: October 17, 2018
    Date of Patent: August 6, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seok Cheon Baek, Young Woo Kim, Dong Sik Lee, Min Yong Lee, Woong Seop Lee
  • Publication number: 20190237477
    Abstract: A three-dimensional semiconductor memory device including a gate-stack structure on a base substrate, the gate-stack structure including gate electrodes stacked in a direction perpendicular to a surface of the base substrate and spaced apart from each other; a through region penetrating through the gate-stack structure and surrounded by the gate-stack structure; and first vertical channel structures and second vertical channel structures on both sides of the through region and penetrating through the gate-stack structure, wherein the through region is between the first vertical channel structures and the second vertical channel structures.
    Type: Application
    Filed: October 17, 2018
    Publication date: August 1, 2019
    Inventors: Seok Cheon BAEK, Sung Hun LEE
  • Publication number: 20190214404
    Abstract: A three-dimensional semiconductor device includes an upper substrate, a gate-stacked structure on the upper substrate, the gate-stacked structure including gate electrodes stacked within a memory cell array region, while being spaced apart from each other in a direction perpendicular to a surface of the upper substrate, and extending into an extension region adjacent to the memory cell array region to be arranged within the extension region to have a staircase shape, and at least one through region passing through the gate-stacked structure within the memory cell array region or the extension region, the at least one through region including a lower region and an upper region wider than the lower region.
    Type: Application
    Filed: January 25, 2019
    Publication date: July 11, 2019
    Inventors: Jong Seon AHN, Ji Sung CHEON, Young Jin KWON, Seok Cheon BAEK, Woong Seop LEE
  • Publication number: 20190051664
    Abstract: A memory device may include multiple channel regions extending in a direction perpendicular to an upper surface of a substrate, a plurality of gate electrode layers and a plurality of insulating layers stacked on the substrate to be adjacent at least a portion of the plurality of channel regions, an interlayer insulating layer disposed on the plurality of gate electrode layers, a plurality of cell contact plugs passing through the interlayer insulating layer. Each of the plurality of cell contacts is connected to each of the plurality of gate electrode layers. A vertical insulating layer extends from the interlayer insulating layer disposed between the plurality of channel regions and the plurality of cell contact plugs and has a portion surrounded by at least one of the plurality of gate electrode layers.
    Type: Application
    Filed: October 17, 2018
    Publication date: February 14, 2019
    Inventors: SEOK CHEON BAEK, YOUNG WOO KIM, DONG SIK LEE, MIN YONG LEE, WOONG SEOP LEE
  • Patent number: 10128263
    Abstract: A memory device may include multiple channel regions extending in a direction perpendicular to an upper surface of a substrate, a plurality of gate electrode layers and a plurality of insulating layers stacked on the substrate to be adjacent at least a portion of the plurality of channel regions, an interlayer insulating layer disposed on the plurality of gate electrode layers, a plurality of cell contact plugs passing through the interlayer insulating layer. Each of the plurality of cell contacts is connected to each of the plurality of gate electrode layers. A vertical insulating layer extends from the interlayer insulating layer disposed between the plurality of channel regions and the plurality of cell contact plugs and has a portion surrounded by at least one of the plurality of gate electrode layers.
    Type: Grant
    Filed: July 29, 2016
    Date of Patent: November 13, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seok Cheon Baek, Young Woo Kim, Dong Sik Lee, Min Yong Lee, Woong Seop Lee
  • Publication number: 20170186767
    Abstract: A memory device may include multiple channel regions extending in a direction perpendicular to an upper surface of a substrate, a plurality of gate electrode layers and a plurality of insulating layers stacked on the substrate to be adjacent at least a portion of the plurality of channel regions, an interlayer insulating layer disposed on the plurality of gate electrode layers, a plurality of cell contact plugs passing through the interlayer insulating layer. Each of the plurality of cell contacts is connected to each of the plurality of gate electrode layers. A vertical insulating layer extends from the interlayer insulating layer disposed between the plurality of channel regions and the plurality of cell contact plugs and has a portion surrounded by at least one of the plurality of gate electrode layers.
    Type: Application
    Filed: July 29, 2016
    Publication date: June 29, 2017
    Inventors: Seok Cheon BAEK, YOUNG WOO KIM, DONG SIK LEE, MIN YONG LEE, WOONG SEOP LEE
  • Patent number: 9419013
    Abstract: A semiconductor device, including gate electrodes perpendicularly stacked on a substrate; channel holes extending perpendicularly to the substrate, the channel holes penetrating through the gate electrodes, the channel holes having a channel region; gate pads extended from the gate electrodes by different lengths; and contact plugs connected to the gate pads, at least a portion of the gate pads having a region having a thickness less than a thickness of the gate electrode connected to the at least a portion of the gate pads.
    Type: Grant
    Filed: December 2, 2015
    Date of Patent: August 16, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dong Sik Lee, Woong Seop Lee, Seok Cheon Baek, Byung Jin Lee