Patents by Inventor Seong-ook Jung

Seong-ook Jung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8611132
    Abstract: A resistance based memory sensing circuit has reference current transistors feeding a reference node and a read current transistor feeding a sense node, each transistor has a substrate body at a regular substrate voltage during a stand-by mode and biased during a sensing mode at a body bias voltage lower than the regular substrate voltage. In one option the body bias voltage is determined by a reference voltage on the reference node. The substrate body at the regular substrate voltage causes the transistors to have a regular threshold voltage, and the substrate body at the body bias voltage causes the transistors to have a sense mode threshold voltage, lower than the regular threshold voltage.
    Type: Grant
    Filed: January 9, 2012
    Date of Patent: December 17, 2013
    Assignees: QUALCOMM Incorporated, Industry-Academic Cooperation Foundation, Yonsei University
    Inventors: Seong-Ook Jung, Jisu Kim, Youngdon Jung, Jung Pill Kim, Seung H. Kang
  • Publication number: 20130286721
    Abstract: A low sensing current non volatile flip flop includes a first stage to sense a resistance difference between two magnetic tunnel junctions (MTJs) and a second stage having circuitry to amplify the output of the first stage. The output of the first stage is initially pre-charged and determined by the resistance difference of the two MTJs when the sensing operation starts. The first stage does not have a pull-up path to a source voltage (VDD), and therefore does not have a DC path from VDD to ground during the sensing operation. A slow sense enable (SE) signal slope reduces peak sensing current in the first stage. A secondary current path reduces the sensing current duration of the first stage.
    Type: Application
    Filed: September 13, 2012
    Publication date: October 31, 2013
    Applicants: Industry Academic Cooperation, Yonsei University, QUALCOMM Incorporated
    Inventors: Seong-Ook Jung, Youngdon Jung, Kyungho Ryu, Jisu Kim, Jung Pill Kim, Seung H. Kang
  • Patent number: 8531902
    Abstract: A circuit includes a degeneration p-channel metal-oxide-semiconductor (PMOS) transistor, a load PMOS transistor, and a clamp transistor configured to clamp a voltage applied to a resistance based memory element during a sensing operation. A gate of the load PMOS transistor is controlled by an output of a not-AND (NAND) circuit.
    Type: Grant
    Filed: June 30, 2011
    Date of Patent: September 10, 2013
    Assignees: QUALCOMM Incorporated, Industry-Academic Cooperation Foundation, Yonsei University
    Inventors: Seong-Ook Jung, Jisu Kim, Kyungho Ryu, Jung Pill Kim, Seung H. Kang
  • Patent number: 8519758
    Abstract: Provided are a delay locked loop (DLL) that may can be included in a data processing device and may include a duty correction circuit, and a duty correction method of such a DLL. The duty correction method includes aligning a second transition of an output clock at a first transition of a clock for duty correction, sampling the clock for duty correction at the first transition of the output clock to detect an error of a duty cycle, and performing duty correction using a skewed gate chain according to the detected error of a duty cycle.
    Type: Grant
    Filed: March 11, 2011
    Date of Patent: August 27, 2013
    Assignees: Samsung Electronics Co., Ltd., Industry-Academic Cooperation Foundation, Yonsei University
    Inventors: Won Lee, Donghwan Lee, Seong-Ook Jung, Heechai Kang, Kyungho Ryu, Donghoon Jung
  • Publication number: 20130194862
    Abstract: A flip-flop has an output control node and an isolation switch selectively couples a retention sense node to the output control node. A sense circuit selectively couples an external sense current source to the retention sense node and to magnetic tunneling junction (MTJ) elements. Optionally a write circuit selectively injects a write current through one MTJ element and then another MTJ element. Optionally, a write circuit injects a write current through a first MTJ element concurrently with injecting a write current through a second MTJ element.
    Type: Application
    Filed: January 30, 2012
    Publication date: August 1, 2013
    Applicant: QUALCOMM INCORPORATED
    Inventors: Seong-Ook Jung, Kyungho Ryu, Youngdon Jung, Jisu Kim, Jung Pill Kim, Seung H. Kang
  • Patent number: 8493116
    Abstract: A digital delay line includes a plurality of delay cells therein. The delay line is configured to delay a periodic signal received at a first input thereof by passing the periodic signal through a selected number of the plurality of delay cells, in response to a discontinuous thermometer code that encodes the selected number. A code converter is provided, which includes a group bit decoder, a shared bit decoder and a code output cell array, which are collectively configured to generate the discontinuous thermometer code in response to a binary control code.
    Type: Grant
    Filed: September 14, 2011
    Date of Patent: July 23, 2013
    Assignees: Samsung Electronics Co., Ltd., Industry-Academic Cooperation Foundation, Yonsei University
    Inventors: Jong-Ryun Choi, Seong-Ook Jung, Suho Kim, Heechai Kang, Kyungho Ryu
  • Patent number: 8447547
    Abstract: In a particular embodiment, a method is disclosed that estimates a total static noise margin of a bit cell of a memory. The method includes determining a correlation coefficient of a left static noise margin of the bit cell as compared to a right static noise margin of the bit cell and estimating a total static noise margin of the bit cell by evaluating an analytical function based on the correlation coefficient.
    Type: Grant
    Filed: June 17, 2009
    Date of Patent: May 21, 2013
    Assignee: QUALCOMM Incorporated
    Inventors: Seong-Ook Jung, Seung-Chul Song, Hyunkook Park
  • Publication number: 20130120031
    Abstract: A frequency multiplier in accordance with some embodiments of the inventive concept may include a pulse generator receiving a differential clock signal from a delay locked loop having a plurality of delay cells to generate a pulse signal for generation of a multiplication clock signal. The pulse generator comprises an intermediate pulse signal generation unit receiving the differential clock signal to generate intermediate pulse signals; and an overlap correction unit correcting an overlap between the intermediate pulse signals to generate correction pulse signals.
    Type: Application
    Filed: September 13, 2012
    Publication date: May 16, 2013
    Applicant: Industry-Academic Cooperation Foundation Yonsei University
    Inventors: Seong-Ook JUNG, Jiwan JUNG, Kyungho RYU
  • Patent number: 8432727
    Abstract: In a Spin Transfer Torque Magnetoresistive Random Access Memory (STT-MRAM) a bit cell array can have a source line substantially parallel to a word line. The source line can be substantially perpendicular to bit lines. A source line control unit includes a common source line driver and a source line selector configured to select individual ones of the source lines. The source line driver and source line selector can be coupled in multiplexed relation. A bit line control unit includes a common bit line driver and a bit line selector in multiplexed relation. The bit line control unit includes a positive channel metal oxide semiconductor (PMOS) element coupled between the common source line driver and bit line select lines and bit lines.
    Type: Grant
    Filed: April 29, 2010
    Date of Patent: April 30, 2013
    Assignees: QUALCOMM Incorporated, Industry-Academic Cooperation Foundation, Yonsei
    Inventors: Kyungho Ryu, Jisu Kim, Seong-Ook Jung, Seung H. Kang
  • Patent number: 8423329
    Abstract: Systems and methods of resistance-based memory circuit parameter adjustment are disclosed. In a particular embodiment, a method of determining a set of parameters of a resistance-based memory circuit includes determining a range of sizes for a clamp transistor and selecting a set of clamp transistors having sizes within the determined range of sizes. For each clamp transistor in the set of clamp transistors, a simulation may be executed to generate a first contour graph representing current values over a range of statistical values. The first contour graph may be used to identify a read disturbance area and a design range of the gate voltage of the clamp transistor and a load of the clamp transistor. The method may execute a simulation to generate a second contour graph representing sense margin over a range of statistical values of the gate voltage of the clamp transistor and the load of the clamp transistor.
    Type: Grant
    Filed: January 21, 2010
    Date of Patent: April 16, 2013
    Assignees: QUALCOMM Incorporated, Industry-Academic Cooperation Foundation, Yonsei
    Inventors: Seong-Ook Jung, Jisu Kim, Jee-Hwan Song, Seung H. Kang
  • Patent number: 8406064
    Abstract: A non-volatile latch circuit includes a pair of cross-coupled inverters, a pair of resistance-based memory elements, and write circuitry configured to write data to the pair of resistance-based memory elements. The pair of resistance-based memory elements is isolated from the pair of cross-coupled inverters during a latching operation. A sensing circuit includes a first current path that includes a first resistance-based memory element and an output of the sensing circuit. The sensing circuit includes a second current path to reduce current flow through the first resistance-based memory element at a first operating point of the sensing circuit. The sensing circuit may also include an n-type metal-oxide-semiconductor (NMOS) transistor to provide a step down supply voltage to the first current path.
    Type: Grant
    Filed: July 30, 2010
    Date of Patent: March 26, 2013
    Assignees: QUALCOMM Incorporated, Industry-Academic Cooperation Foundation, Yonsei University
    Inventors: Seong-Ook Jung, Kyungho Ryu, Jisu Kim, Jung Pill Kim, Seung H. Kang
  • Publication number: 20130002352
    Abstract: A circuit includes a degeneration p-channel metal-oxide-semiconductor (PMOS) transistor, a load PMOS transistor, and a clamp transistor configured to clamp a voltage applied to a resistance based memory element during a sensing operation. A gate of the load PMOS transistor is controlled by an output of an operational amplifier.
    Type: Application
    Filed: June 30, 2011
    Publication date: January 3, 2013
    Applicants: Industry-Academic Cooperation Foundation, Yonsei University, QUALCOMM Incorporated
    Inventors: Seong-Ook Jung, Jisu Kim, Kyungho Ryu, Seung H. Kang
  • Publication number: 20130003447
    Abstract: A circuit includes a degeneration p-channel metal-oxide-semiconductor (PMOS) transistor, a load PMOS transistor, and a clamp transistor configured to clamp a voltage applied to a resistance based memory element during a sensing operation. A gate of the load PMOS transistor is controlled by an output of a not-AND (NAND) circuit.
    Type: Application
    Filed: June 30, 2011
    Publication date: January 3, 2013
    Applicants: Industry-Academic Cooperation Foundation, Yonsei University, QUALCOMM Incorporated
    Inventors: Seong-Ook Jung, Jisu Kim, Kyungho Ryu, Jung Pill Kim, Seung H. Kang
  • Patent number: 8335101
    Abstract: A resistance-based memory with a reduced voltage I/O device is disclosed. In a particular embodiment, a circuit includes a data path including a first resistive memory cell and a first load transistor. A reference path includes a second resistive memory cell and a second load transistor. The first load transistor and the second load transistor are input and output (I/O) transistors adapted to operate at a load supply voltage similar to a core supply voltage of a core transistor within the circuit.
    Type: Grant
    Filed: January 21, 2010
    Date of Patent: December 18, 2012
    Assignee: QUALCOMM Incorporated
    Inventors: Seong-Ook Jung, Jisu Kim, Seung H. Kang
  • Publication number: 20120275212
    Abstract: A resistance based memory sensing circuit has reference current transistors feeding a reference node and a read current transistor feeding a sense node, each transistor has a substrate body at a regular substrate voltage during a stand-by mode and biased during a sensing mode at a body bias voltage lower than the regular substrate voltage. In one option the body bias voltage is determined by a reference voltage on the reference node. The substrate body at the regular substrate voltage causes the transistors to have a regular threshold voltage, and the substrate body at the body bias voltage causes the transistors to have a sense mode threshold voltage, lower than the regular threshold voltage.
    Type: Application
    Filed: January 9, 2012
    Publication date: November 1, 2012
    Applicants: Industry-Academic Cooperation Foundation, Yonsei University, QUALCOMM INCORPORATED
    Inventors: Seong-Ook Jung, Jisu Kim, Youngdon Jung, Jung Pill Kim, Seung H. Kang
  • Publication number: 20120189033
    Abstract: A temperature sensing circuit includes a signal generation unit including a delay line and generating a source signal with a pulse width corresponding to a delay value of the delay line, a pulse width expansion unit configured to generate a comparison signal by expanding a pulse width of the source signal, and a change detection unit configured to sense a temperature change using a difference between the pulse widths of the comparison signal and a reference signal.
    Type: Application
    Filed: December 22, 2011
    Publication date: July 26, 2012
    Inventors: Kwang-Seok KIM, Seong-Ook Jung, Seung-Han Woo, Kyung-Ho Ryu, Dong-Hoon Jung
  • Publication number: 20120113708
    Abstract: Stable SRAM cells utilizing Independent Gate FinFET architectures provide improvements over conventional SRAM cells in device parameters such as Read Static Noise Margin (RSNM) and Write Noise Margin (WNM). Exemplary SRAM cells comprise a pair of storage nodes, a pair of bit lines, a pair of pull-up devices, a pair of pull-down devices and a pair of pass-gate devices. A first control signal and a second control signal are configured to adjust drive strengths of the pass-gate devices, and a third control signal is configured to adjust drive strengths of the pull-up devices, wherein the first control signal is routed orthogonal to a bit line direction, and the second and third control signals are routed in a direction same as the bit line direction. RSNM and WNM are improved by adjusting drive strengths of the pull-up and pass-gate devices during read and write operations.
    Type: Application
    Filed: November 4, 2010
    Publication date: May 10, 2012
    Applicants: Industry-Academic Cooperation Foundation, Yonsei University, QUALCOMM Incorporated
    Inventors: Seong-Ook Jung, Mingu Kang, Hyunkook Park, Seung-Chul Song, Mohamed Abu-Rahma, Beom-Mo Han, Lixin Ge, Zhongze Wang
  • Patent number: 8161430
    Abstract: Systems and methods of resistance based memory circuit parameter adjustment are disclosed. In a particular embodiment, a method of determining a set of parameters of a resistance based memory circuit includes selecting a first parameter based on a first predetermined design constraint of the resistance based memory circuit and selecting a second parameter based on a second predetermined design constraint of the resistance based memory circuit. The method further includes performing an iterative methodology to adjust at least one circuit parameter of a sense amplifier portion of the resistance based memory circuit by selectively assigning and adjusting a physical property of the at least one circuit parameter to achieve a desired sense amplifier margin value without changing the first parameter or the second parameter.
    Type: Grant
    Filed: April 22, 2008
    Date of Patent: April 17, 2012
    Assignee: QUALCOMM Incorporated
    Inventors: Seong-Ook Jung, Jisu Kim, Jee-Hwan Song, Seung H. Kang, Sei Seung Yoon
  • Patent number: 8154903
    Abstract: A sensing circuit is disclosed. The sensing circuit includes a first path including a first resistive memory device and a second path including a reference resistive memory device. The first path is coupled to a first split path including a first load transistor and to a second split path including a second load transistor. The second path is coupled to a third split path including a third load transistor and to a fourth split path including a fourth load transistor.
    Type: Grant
    Filed: June 17, 2009
    Date of Patent: April 10, 2012
    Assignee: QUALCOMM Incorporated
    Inventors: Seong-Ook Jung, Jisu Kim, Seung H. Kang
  • Patent number: 8144509
    Abstract: Systems, circuits and methods for controlling write operations in Spin Transfer Torque Magnetoresistive Random Access Memory (STT-MRAM) are disclosed. A reduced bit cell size is achieved by arranging the source lines (SL) substantially in parallel with the word lines (WL) and substantially perpendicular to the bit lines (BL). Further, in one embodiment during a write operation, a high logic/voltage level is applied to the bit lines of unselected bit cells to prevent an invalid write operation.
    Type: Grant
    Filed: June 27, 2008
    Date of Patent: March 27, 2012
    Assignee: QUALCOMM Incorporated
    Inventors: Seong-Ook Jung, Mehdi Hamidi Sani, Seung H. Kang, Sei Seung Yoon