Patents by Inventor Seung Beom Baek

Seung Beom Baek has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140170828
    Abstract: A doping method that forms a doped region at a desired location of a three-dimensional (3D) conductive structure, controls the doping depth and doping dose of the doped region relatively easily, has a shallow doping depth, and prevents a floating body effect. A semiconductor device is fabricated using the same doping method. The method includes, forming a conductive structure having a sidewall, exposing a portion of the sidewall of the conductive structure, and forming a doped region in the exposed portion of the sidewall by performing a plasma doping process.
    Type: Application
    Filed: February 20, 2014
    Publication date: June 19, 2014
    Applicant: SK hynix Inc.
    Inventors: Jin-Ku LEE, Jae-Geun OH, Young-Ho LEE, Mi-Ri LEE, Seung-Beom BAEK
  • Publication number: 20140054532
    Abstract: An access device having a reduced height and capable of suppressing leakage current, a method of fabricating the same, and a semiconductor memory device including the same, are provided. The access device may include a stacked structure including a first-type semiconductor layer having a first dopant, a second-type semiconductor layer having a second dopant, and a third-type semiconductor layer. A first counter-doping layer, having a counter-dopant to the first dopant, is interposed between the first-type semiconductor layer and the third-type semiconductor layer. A second counter-doping layer, having a counter-dopant to the second dopant, is interposed between the third-type semiconductor layer and the second-type semiconductor layer.
    Type: Application
    Filed: December 13, 2012
    Publication date: February 27, 2014
    Applicant: SK HYNIX INC.
    Inventors: Young Ho LEE, Keum Bum LEE, Min Yong LEE, Hyung Suk LEE, Seung Beom BAEK
  • Publication number: 20130334670
    Abstract: A semiconductor device and a fabrication method thereof are provided. The semiconductor device includes a first type semiconductor layer doped with an N type ion, a second type semiconductor layer formed over the first type semiconductor layer, and a silicon germanium (SiGe) layer doped with a P type ion formed over the second type semiconductor layer.
    Type: Application
    Filed: December 14, 2012
    Publication date: December 19, 2013
    Applicant: SK HYNIX INC.
    Inventors: Seung Beom BAEK, Su Jin CHAE, Min Yong LEE, Hye Jin SEO, Young Ho LEE, Jin Ku LEE, Jong Chul LEE
  • Patent number: 8541775
    Abstract: A schottky diode, a resistive memory device including the schottky diode and a method of manufacturing the same. The resistive memory device includes a semiconductor substrate including a word line, a schottky diode formed on the word line, and a storage layer formed on the schottky diode. The schottky diode includes a first semiconductor layer, a conductive layer formed on the first semiconductor layer and having a lower work function than the first semiconductor layer, and a second semiconductor layer formed on the to conductive layer.
    Type: Grant
    Filed: December 20, 2011
    Date of Patent: September 24, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Seung Beom Baek, Young Ho Lee, Jin Ku Lee, Mi Ri Lee
  • Publication number: 20130228733
    Abstract: A resistive memory device and a fabrication method thereof are provided. The resistive memory device includes a variable resistive layer formed on a semiconductor substrate in which a bottom structure is formed, a lower electrode formed on the variable resistive layer, a switching unit formed on the lower electrode, and an upper electrode formed on the switching unit.
    Type: Application
    Filed: August 29, 2012
    Publication date: September 5, 2013
    Inventors: Min Yong Lee, Young Ho Lee, Seung Beom Baek, Jong Chul Lee
  • Publication number: 20130171798
    Abstract: A method of manufacturing a phase-change random access memory device. The method includes forming a word line on a semiconductor substrate, forming a switching element material and a hard mask material on the word line, etching the switching element material and the hard mask material to form a hole exposing the word line, forming an insulating material on a sidewall and a bottom of the hole, removing the hard mask material; and forming a heater material on the switching element material. The hard mask material has different etch selectivity from the insulating material.
    Type: Application
    Filed: May 29, 2012
    Publication date: July 4, 2013
    Inventors: Seung Beom BAEK, Hyung Suk Lee
  • Patent number: 8344346
    Abstract: A semiconductor memory device includes a plurality of word lines vertically formed on a surface of a semiconductor substrate, where each pair of the plurality of word lines form a set of word lines, a bit line formed parallel to the surface of the semiconductor substrate and disposed in plurality stacked between the word lines of each pair constituting the one set of word lines, and unit memory cells disposed between respective ones of the bit lines and an adjacent one of the pair of word lines of said one of the word line sets.
    Type: Grant
    Filed: March 28, 2011
    Date of Patent: January 1, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Seung Beom Baek, Ja Chun Ku, Young Ho Lee, Jin Hyock Kim
  • Publication number: 20120305876
    Abstract: A schottky diode, a resistive memory device including the schottky diode and a method of manufacturing the same. The resistive memory device includes a semiconductor substrate including a word line, a schottky diode formed on the word line, and a storage layer formed on the schottky diode. The schottky diode includes a first semiconductor layer, a conductive layer formed on the first semiconductor layer and having a lower work function than the first semiconductor layer, and a second semiconductor layer formed on the to conductive layer.
    Type: Application
    Filed: December 20, 2011
    Publication date: December 6, 2012
    Inventors: Seung Beom BAEK, Young Ho LEE, Jin Ku LEE, Mi Ri LEE
  • Publication number: 20120153247
    Abstract: A semiconductor memory device includes a plurality of word lines vertically formed on a surface of a semiconductor substrate, where each pair of the plurality of word lines form a set of word lines, a bit line formed parallel to the surface of the semiconductor substrate and disposed in plurality stacked between the word lines of each pair constituting the one set of word lines, and unit memory cells disposed between respective ones of the bit lines and an adjacent one of the pair of word lines of said one of the word line sets.
    Type: Application
    Filed: March 28, 2011
    Publication date: June 21, 2012
    Inventors: Seung Beom BAEK, Ja Chun Ku, Young Ho Lee, Jin Hyock Kim
  • Publication number: 20110189843
    Abstract: A doping method that forms a doped region at a desired location of a three-dimensional (3D) conductive structure, controls the doping depth and doping dose of the doped region relatively easily, has a shallow doping depth, and prevents a floating body effect. A semiconductor device is fabricated using the same doping method. The method includes, forming a conductive structure having a sidewall, exposing a portion of the sidewall of the conductive structure, and forming a doped region in the exposed portion of the sidewall by performing a plasma doping process.
    Type: Application
    Filed: May 5, 2010
    Publication date: August 4, 2011
    Inventors: Jin-Ku Lee, Jae-Geun Oh, Young-Ho Lee, Mi-Ri Lee, Seung-Beom Baek
  • Publication number: 20110107968
    Abstract: A semiconductor manufacturing apparatus includes: a reaction chamber for providing an airtight process space; a boat for loading/unloading a pair of semiconductor substrates into/from the reaction chamber, wherein the boat includes susceptors and rotary tables to be rotatably supported by a plurality of supporting rollers, each semiconductor substrate being mounted onto each susceptor and each susceptor being mounted onto each rotary table, respectively; heaters, arranged at backsides of the semiconductor substrates, for performing an epitaxial process in the reaction chamber; a process gas nozzle, installed to encircle an upper fringe of the semiconductor substrates; an exhaust gas nozzle, installed to encircle a lower fringe of the semiconductor substrates; and a purge gas nozzle for supplying a purge gas capable of preventing an outer wall of the process gas nozzle from being deposited, wherein the purge gas nozzle is arranged near to the process gas nozzle.
    Type: Application
    Filed: September 14, 2007
    Publication date: May 12, 2011
    Applicant: TERASEMICON CORPORATION
    Inventors: Taek Yong Jang, Byung Il Lee, Young Ho Lee, Seung Beom Baek
  • Publication number: 20110003450
    Abstract: A method for forming a semiconductor device includes forming a gate pattern over a silicon substrate, forming gate spacers over both sidewalls of the gate pattern, forming a dummy gate spacer over a sidewall of each one of the gate spacers, forming a recess region having inclined sidewalls extending in a direction to a channel region under the gate pattern by recess-etching the silicon substrate, filling the recess region with an epitaxial film, which becomes a source region or a drain region, through a selective epitaxial growth process, and removing the dummy gate spacer.
    Type: Application
    Filed: December 23, 2009
    Publication date: January 6, 2011
    Inventors: Young-Ho LEE, Tae-Hang Ahn, Seung-Beom Baek, Jun-Hee Cho, Jeong-Seon Kim