Patents by Inventor Shao-Yen Ku

Shao-Yen Ku has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8105851
    Abstract: Provided is a method of removing a nitride material from a semiconductor wafer. The method includes monitoring a silicon concentration level in a chemical solution. The chemical solution may include a phosphoric acid. The method includes adjusting the silicon concentration level in response to the monitoring. The method includes heating the chemical solution. The method includes applying the heated chemical solution to a wafer surface in a manner so that a temperature of the heated chemical solution is within a predefined temperature range throughout the wafer surface. The method includes etching a nitride material of the wafer using the heated chemical solution.
    Type: Grant
    Filed: September 23, 2010
    Date of Patent: January 31, 2012
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Shao-Yen Ku, Chung-Ru Yang, Chi-Ming Yang
  • Patent number: 7776757
    Abstract: The present disclosure provides a method for fabricating a semiconductor device. The method includes providing a semiconductor substrate having a first region and a second region, forming a high-k dielectric layer over the semiconductor substrate, forming a first metal layer and a first silicon layer by an in-situ deposition process, patterning the first silicon layer to remove a portion overlying the second region, patterning the first metal layer using the patterned first silicon layer as a mask, and removing the patterned first silicon layer including applying a solution. The solution includes a first component having an [F-] concentration greater than 0.01M, a second component configured to adjust a pH of the solution from about 4.3 to about 6.7, and a third component configured to adjust a potential of the solution to be greater than ?1.4 volts.
    Type: Grant
    Filed: January 15, 2009
    Date of Patent: August 17, 2010
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Simon Su-Horng Lin, Yu-Ming Lee, Shao-Yen Ku, Chi-Ming Yang, Chyi-Shyuan Chern, Chin-Hsiang Lin
  • Publication number: 20100178772
    Abstract: The present disclosure provides a method for fabricating a semiconductor device. The method includes providing a semiconductor substrate having a first region and a second region, forming a high-k dielectric layer over the semiconductor substrate, forming a first metal layer and a first silicon layer by an in-situ deposition process, patterning the first silicon layer to remove a portion overlying the second region, patterning the first metal layer using the patterned first silicon layer as a mask, and removing the patterned first silicon layer including applying a solution. The solution includes a first component having an [F—] concentration greater than 0.01 M, a second component configured to adjust a pH of the solution from about 4.3 to about 6.7, and a third component configured to adjust a potential of the solution to be greater than ?1.4 volts.
    Type: Application
    Filed: January 15, 2009
    Publication date: July 15, 2010
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Simon Su-Horng Lin, Yu-Ming Lee, Shao-Yen Ku, Chi-Ming Yang, Chyi-Shyuan Chern, Chin-Hsiang Lin
  • Publication number: 20100126531
    Abstract: A process of cleaning a semiconductor device fabrication equipment is provided. In one embodiment, the semiconductor device fabrication equipment is placed in a chamber; a fluid is introduced into the chamber; a pressure and temperature of the fluid is controlled to bring the fluid to a supercritical state; the semiconductor device fabrication equipment is cleaned by having the supercritical fluid contact the semiconductor device fabrication equipment; the supercritical fluid is removed from the chamber; and the semiconductor device fabrication equipment is removed from the chamber.
    Type: Application
    Filed: November 25, 2008
    Publication date: May 27, 2010
    Applicant: Taiwan Semiconductor Manufacturing Company
    Inventors: Shao-Yen KU, Chi-Ming Yang, Tzu-Jeng Hsu
  • Patent number: 7585737
    Abstract: A method of manufacturing double diffused drains in a semiconductor device. An embodiment comprises forming a gate dielectric layer on a substrate, and masking and patterning the gate dielectric layer. Once the gate dielectric layer has been patterned, a second dielectric layer, having a different depth than the gate dielectric layer, is deposited into the pattern. Once the dielectric layers have been placed into a step form, DDDs are formed by implanting ions through the two dielectric layers, whose different filtering properties form the DDDS. In another embodiment the implantations through the two dielectric layers are performed using different energies to form the different dose regions. In yet another embodiment the implantations are performed using different species (light and heavy), instead of different energies, to form the different dose regions.
    Type: Grant
    Filed: November 30, 2006
    Date of Patent: September 8, 2009
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Hung-Lin Chen, Shao-Yen Ku
  • Publication number: 20080132024
    Abstract: A method of manufacturing double diffused drains in a semiconductor device. An embodiment comprises forming a gate dielectric layer on a substrate, and masking and patterning the gate dielectric layer. Once the gate dielectric layer has been patterned, a second dielectric layer, having a different depth than the gate dielectric layer, is deposited into the pattern. Once the dielectric layers have been placed into a step form, DDDs are formed by implanting ions through the two dielectric layers, whose different filtering properties form the DDDS. In another embodiment the implantations through the two dielectric layers are performed using different energies to form the different dose regions. In yet another embodiment the implantations are performed using different species (light and heavy), instead of different energies, to form the different dose regions.
    Type: Application
    Filed: November 30, 2006
    Publication date: June 5, 2008
    Inventors: Hung-Lin Chen, Shao-Yen Ku
  • Patent number: 6703320
    Abstract: A method for removing a polysilicon layer from a non-silicon layer comprising the following steps. A structure having a non-silicon layer formed thereover is provided. A first polysilicon layer is formed upon the non-silicon layer. The first polysilicon layer is removed from over the non-silicon layer to expose the non-silicon layer using a NH4OH:DIW dip solution process having a NH4OH:DIW ratio of from about 1:2 to 1:8. Whereby the non-silicon layer is substantially unaffected by the NH4OH:DIW dip solution process.
    Type: Grant
    Filed: January 4, 2002
    Date of Patent: March 9, 2004
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventor: Shao-Yen Ku
  • Patent number: 6455405
    Abstract: A method for forming dual thickness gate oxide layers comprising the following steps. A structure having at least a first area and a second area is provided. The second area of the structure is masked. Ion implanting Si4+ or Ge4+ ions into the unmasked first area of the structure to form an amorphous layer within the first area of the structure. The second area of the structure is unmasked. The first and second areas of the structure are oxidized to form: a first gate oxide layer upon the structure within the first area; and a second gate oxide layer upon the structure within the second area. The first gate oxide layer having a greater thickness than the second gate oxide layer, completing formation of the dual thickness gate oxide layers.
    Type: Grant
    Filed: January 23, 2002
    Date of Patent: September 24, 2002
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventor: Shao-Yen Ku