Patents by Inventor Shing-Yih Shih

Shing-Yih Shih has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12278190
    Abstract: The present application provides a semiconductor package structure having interconnections between dies, and a manufacturing method of the semiconductor package structure. The semiconductor package structure includes a first interposer including a first substrate and a first interconnect layer over the first substrate; a second interposer disposed over the first interposer, wherein the second interposer includes a second substrate and a second interconnect layer over the second substrate; a first die disposed over the first interposer and adjacent to the second interposer; a second die disposed over the second interposer; a first molding disposed over the second interposer and surrounding the second die; and a second molding disposed over the first interposer and surrounding the first die and the first molding, wherein the first interconnect layer includes a first communication member electrically connecting the first die to the second interposer and the second die.
    Type: Grant
    Filed: May 12, 2023
    Date of Patent: April 15, 2025
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventor: Shing-Yih Shih
  • Patent number: 12272651
    Abstract: The present application provides a semiconductor package structure having interconnections between dies, and a manufacturing method of the semiconductor package structure. The semiconductor package structure includes a first interposer including a first substrate and a first interconnect layer over the first substrate; a second interposer disposed over the first interposer, wherein the second interposer includes a second substrate and a second interconnect layer over the second substrate; a first die disposed over the first interposer and adjacent to the second interposer; a second die disposed over the second interposer; a first molding disposed over the second interposer and surrounding the second die; and a second molding disposed over the first interposer and surrounding the first die and the first molding, wherein the first interconnect layer includes a first communication member electrically connecting the first die to the second interposer and the second die.
    Type: Grant
    Filed: July 14, 2022
    Date of Patent: April 8, 2025
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventor: Shing-Yih Shih
  • Patent number: 12272620
    Abstract: The present application provides a semiconductor structure having an elastic member within a via. The semiconductor structure includes a wafer including a substrate, a dielectric layer under the substrate, and a conductive pad surrounded by the dielectric layer; a passivation layer disposed over the substrate; a conductive via extending from the conductive pad through the substrate and the passivation layer and partially through the dielectric layer; and an elastic member disposed within the conductive via.
    Type: Grant
    Filed: May 24, 2022
    Date of Patent: April 8, 2025
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventor: Shing-Yih Shih
  • Publication number: 20250112044
    Abstract: A method of manufacturing a semiconductor device includes bonding a first wafer with a second wafer. The second wafer includes a substrate, an isolation structure in the substrate, a transistor on the substrate, and a interconnect structure over the second transistor. A first etching process is performed to form a first via opening and a second via opening in the substrate. The second via opening extends to the isolation structure, and the second via opening is deeper than the first via opening. A second etching process is performed such that the first via opening exposes the substrate. A third etching process is performed such that the first via opening and the second via opening exposes the interconnect structure, and the second via opening penetrates the isolation structure. A first via is formed in the first via opening and a second via is formed in the second via opening.
    Type: Application
    Filed: December 12, 2024
    Publication date: April 3, 2025
    Inventor: Shing-Yih SHIH
  • Patent number: 12266564
    Abstract: A semiconductor device includes a device layer with a semiconductor element, a first dielectric layer on the device layer, a first conductive line on the device layer and surrounded by the first dielectric layer, and a second dielectric layer on the first dielectric layer and around the first conductive line. The semiconductor includes a spacer disposed on the first conductive line and abutting a sidewall of the second dielectric layer, and a first conductive via disposed on the first conductive line and the spacer. The first conductive via includes a first segment positioned over the spacer and including a first width, and a second segment positioned between the first segment the first conductive line and including a second width. The first width is larger than the second width.
    Type: Grant
    Filed: January 26, 2022
    Date of Patent: April 1, 2025
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventors: Chiang-Lin Shih, Shing-Yih Shih
  • Publication number: 20250105210
    Abstract: An electronic device and a manufacturing method are provided. The electronic device includes a first semiconductor chip, a second semiconductor chip and a third semiconductor chip. The second semiconductor chip is stacked on the first semiconductor chip, and is electrically connected to the first semiconductor chip by hybrid bonding. The third semiconductor chip is stacked on the second semiconductor chip, and is electrically connected to the second semiconductor chip through a plurality of bumps.
    Type: Application
    Filed: September 22, 2023
    Publication date: March 27, 2025
    Inventor: SHING-YIH SHIH
  • Publication number: 20250105214
    Abstract: An electronic device and a manufacturing method are provided. The electronic device includes a first semiconductor chip, a second semiconductor chip and a third semiconductor chip. The second semiconductor chip is stacked on the first semiconductor chip, and is electrically connected to the first semiconductor chip by hybrid bonding. The third semiconductor chip is stacked on the second semiconductor chip, and is electrically connected to the second semiconductor chip through a plurality of bumps.
    Type: Application
    Filed: November 20, 2023
    Publication date: March 27, 2025
    Inventor: SHING-YIH SHIH
  • Publication number: 20250029945
    Abstract: The present application provides a semiconductor structure having vias with different dimensions and a manufacturing method of the semiconductor structure. The semiconductor structure includes a first wafer including a first substrate, a first dielectric layer over the first substrate, and a first conductive pad surrounded by the first dielectric layer; a second wafer including a second dielectric layer, a second substrate over the second dielectric layer, and a second conductive pad surrounded by the second dielectric layer; a passivation disposed over the second substrate; a first conductive via extending from the first conductive pad through the second wafer and the passivation, and having a first width surrounded by the second wafer; and a second conductive via extending from the second conductive pad through the passivation and the second substrate and partially through the second dielectric layer, and having a second width surrounded by the second wafer.
    Type: Application
    Filed: October 8, 2024
    Publication date: January 23, 2025
    Inventors: SHING-YIH SHIH, CHIH-CHING LIN
  • Patent number: 12205912
    Abstract: A semiconductor package structure includes a first semiconductor wafer including a first bonding pad. The semiconductor package structure also includes a second semiconductor wafer including a second bonding pad and a third bonding pad. The second bonding pad and the third bonding pad are bonded to the first bonding pad of the first semiconductor wafer. The semiconductor package structure further includes a first via penetrating through the second semiconductor wafer to physically contact the first bonding pad of the first semiconductor wafer. A portion of the first via is disposed between the second bonding pad and the third bonding pad.
    Type: Grant
    Filed: October 19, 2023
    Date of Patent: January 21, 2025
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventor: Shing-Yih Shih
  • Patent number: 12198977
    Abstract: A method of manufacturing a semiconductor structure includes: providing a first wafer including a first substrate, a first dielectric layer under the first substrate, and a first conductive pad surrounded by the first dielectric layer; disposing a first passivation layer over the first substrate; removing portions of the first dielectric layer, the first substrate and the first passivation layer to form a first opening exposing a portion of the first conductive pad; disposing a first conductive material within the first opening; disposing a first elastic material within the first opening and surrounded by the first conductive material; removing portions of the first conductive material and the first elastic material adjacent to an end of the first opening to form a first elastic member; and disposing a second conductive material over the first elastic member and the first conductive material to form a first conductive via surrounding the first elastic member.
    Type: Grant
    Filed: May 24, 2022
    Date of Patent: January 14, 2025
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventor: Shing-Yih Shih
  • Patent number: 12191258
    Abstract: The present application discloses a semiconductor device having integral alignment marks with decoupling features and a method for fabricating the semiconductor device. The semiconductor device includes a substrate; a dielectric stack positioned on the substrate; two conductive features positioned in the dielectric stack; a decoupling unit positioned in the dielectric stack, between the two second conductive features, and comprising a bottle-shaped cross-sectional profile; and an alignment mark positioned on the decoupling unit. The alignment mark comprises a fluorescence material.
    Type: Grant
    Filed: December 3, 2021
    Date of Patent: January 7, 2025
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventor: Shing-Yih Shih
  • Publication number: 20250006657
    Abstract: The present application discloses a semiconductor device having integral alignment marks with decoupling features and a method for fabricating the semiconductor device. The semiconductor device includes a substrate; a dielectric stack positioned on the substrate; two conductive features positioned in the dielectric stack; a decoupling unit positioned in the dielectric stack, between the two second conductive features, and including a bottle-shaped cross-sectional profile; and an alignment mark positioned on the decoupling unit. The alignment mark includes a fluorescence material.
    Type: Application
    Filed: September 16, 2024
    Publication date: January 2, 2025
    Inventor: SHING-YIH SHIH
  • Publication number: 20250006551
    Abstract: A method for fabricating a semiconductor device includes the following operations. A first dielectric layer is disposed on a device layer. A second dielectric layer is disposed on the first dielectric layer. A first opening is formed in the first dielectric layer and the second dielectric layer. A conductive line is formed in the first opening, in which an upper surface of the second dielectric layer is higher than an upper surface of the conductive line. A spacer is formed on the conductive line and in a remaining portion of the first opening, in which the spacer partially covers the conductive line. A third dielectric layer is disposed on the conductive line and the second dielectric layer. A second opening is formed in the third dielectric layer. A conductive via is formed by filling the second opening with a conductive material.
    Type: Application
    Filed: September 13, 2024
    Publication date: January 2, 2025
    Inventors: Chiang-Lin SHIH, Shing-Yih SHIH
  • Patent number: 12142596
    Abstract: A semiconductor structure includes an active interposer, a first stack chip module and a second stack chip module. The active interposer includes a substrate, a first control circuit located in a first control area of the substrate, a second control circuit located in a second control area of the substrate, and a communication circuit connected between the first control circuit and the second control circuit. The first stack chip module is stacked vertically on the first control area of the active interposer and the second stack chip module is stacked vertically on the second control area of the active interposer. In addition, a semiconductor structure manufacturing method is also disclosed herein.
    Type: Grant
    Filed: February 25, 2022
    Date of Patent: November 12, 2024
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventor: Shing-Yih Shih
  • Publication number: 20240349518
    Abstract: A semiconductor device structure and method of manufacturing the same are provided. The semiconductor device structure includes an interposer and a first electronic component. The interposer includes a first semiconductor die and a second semiconductor die. The first semiconductor die includes a first cache memory and a first memory control circuit. The second semiconductor die includes a second cache memory and a second memory control circuit. The first electronic component is disposed on the interposer and in communication with the first semiconductor die and the second semiconductor die.
    Type: Application
    Filed: April 13, 2023
    Publication date: October 17, 2024
    Inventor: SHING-YIH SHIH
  • Publication number: 20240349519
    Abstract: A semiconductor device structure and method of manufacturing the same are provided. The semiconductor device structure includes an interposer and a first electronic component. The interposer includes a first semiconductor die and a second semiconductor die. The first semiconductor die includes a first cache memory and a first memory control circuit. The second semiconductor die includes a second cache memory and a second memory control circuit. The first electronic component is disposed on the interposer and in communication with the first semiconductor die and the second semiconductor die.
    Type: Application
    Filed: August 24, 2023
    Publication date: October 17, 2024
    Inventor: SHING-YIH SHIH
  • Patent number: 12100634
    Abstract: The present application discloses a semiconductor device with a re-fill layer. The semiconductor device includes a chip stack including a first base die; a first stacked die positioned on a front surface of the first base die; and a re-fill layer positioned on a sidewall of the stacked die. The re-fill layer includes silicon oxide, silicon nitride, silicon oxynitride, silicon nitride oxide, titanium oxide, aluminum oxide, or hafnium oxide.
    Type: Grant
    Filed: October 13, 2021
    Date of Patent: September 24, 2024
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventor: Shing-Yih Shih
  • Publication number: 20240234252
    Abstract: The present disclosure provides a semiconductor device and a manufacturing method of the semiconductor device. The semiconductor device includes: a first substrate, having a front side and a back side opposite to the front side; a first passivation layer over the front side of the first substrate; a second passivation layer over the back side of the first substrate, wherein the second passivation layer has a top surface facing away from the first substrate; a conductive feature disposed in the first passivation layer; a through substrate via penetrating through the second passivation layer and the first substrate; and a polymer liner between a sidewall of the through substrate via and the first substrate.
    Type: Application
    Filed: October 16, 2023
    Publication date: July 11, 2024
    Inventor: SHING-YIH SHIH
  • Publication number: 20240234249
    Abstract: The present disclosure provides a semiconductor device and a manufacturing method of the semiconductor device. The semiconductor device includes: a first substrate, having a front side and a back side opposite to the front side; a first passivation layer over the front side of the first substrate; a second passivation layer over the back side of the first substrate, wherein the second passivation layer has a top surface facing away from the first substrate; a conductive feature disposed in the first passivation layer; a through substrate via penetrating through the second passivation layer and the first substrate; and a polymer liner between a sidewall of the through substrate via and the first substrate.
    Type: Application
    Filed: January 6, 2023
    Publication date: July 11, 2024
    Inventor: SHING-YIH SHIH
  • Publication number: 20240178189
    Abstract: A semiconductor package includes a resin molded package substrate comprising a resin molded core, a plurality of metal vias in the resin molded core, a front-side RDL structure, and a back-side RDL structure. A bridge TSV interconnect component is embedded in the resin molded core. The bridge TSV interconnect component has a silicon substrate portion, an RDL structure integrally constructed on the silicon substrate portion, and TSVs in the silicon substrate portion. A first semiconductor die and a second semiconductor die are mounted on the front-side RDL structure. The first semiconductor die and the second semiconductor die are coplanar.
    Type: Application
    Filed: February 7, 2024
    Publication date: May 30, 2024
    Inventor: Shing-Yih Shih