Patents by Inventor Shinichi Moriwaki

Shinichi Moriwaki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8797786
    Abstract: A static RAM includes a plurality of word lines, a plurality of global bit line pairs, a plurality of static-type memory cells, a plurality of sense amplifiers, a plurality of local bit line pairs provided in correspondence with each global bit line pair, and a plurality of global switches, wherein the plurality of static-type memory cells is connected to the corresponding local bit line pair in response to a row selection signal, and at the time of read, the row selection signal is applied to the word line and after the corresponding local bit line pair is brought into a state corresponding to contents stored in the memory cell, application of the row selection signal is stopped and then the corresponding global switch is brought into a connection state and after changing the state of the global bit line pair, the corresponding sense amplifier is operated.
    Type: Grant
    Filed: September 7, 2011
    Date of Patent: August 5, 2014
    Assignee: Fujitsu Semiconductor Limited
    Inventor: Shinichi Moriwaki
  • Publication number: 20140210561
    Abstract: There are provided a ring oscillator having a plurality of delay circuits to be ring-connected. At least one of the plurality of delay circuits has a delay element formed in a layout region including the same layout shape as the layout shape of an SRAM cell, and a path circuit connected in parallel to the delay element. The delay element outputs an output signal to a delay circuit in the next stage within the plurality of delay circuits in response to one of rise transition and fall transition of a signal input to the input terminal of the delay element from a delay circuit in the previous stage within the plurality of delay circuits. The path circuit outputs an output signal to the delay circuit in the next stage in response to the transition other than the one transition.
    Type: Application
    Filed: December 16, 2013
    Publication date: July 31, 2014
    Applicant: FUJITSU SEMICONDUCTOR LIMITED
    Inventor: Shinichi MORIWAKI
  • Publication number: 20130039120
    Abstract: A static RAM includes: a plurality of word lines; a plurality of pairs of local bit lines; a plurality of memory cells arranged in correspondence with intersections of the plurality of pairs of local bit lines and the plurality of word lines; a capacitance shared circuit arranged for each of the plurality of pairs of local bit lines; a common connection line connecting the plurality of capacitance shared circuits; and a pair of global bit lines connected to the plurality of pairs of local bit lines, wherein the capacitance shared circuit includes two N-channel transistors connected between the pair of local bit lines and the common connection line corresponding to each other.
    Type: Application
    Filed: July 30, 2012
    Publication date: February 14, 2013
    Applicant: FUJITSU SEMICONDUCTOR LIMITED
    Inventor: Shinichi MORIWAKI
  • Patent number: 8300490
    Abstract: A semiconductor memory includes a word line coupled to memory cells that transmits a word line signal; at least one word repeater circuit that includes a first load circuit disposed on the word line; a first dummy word line disposed along the word line that transmits a first dummy word line signal; at least one dummy repeater circuit that includes a second load circuit disposed on the first dummy word line; bit lines coupled to the memory cells; column switches that couple the bit lines to data lines, respectively; a column selection line disposed along the word line that transmits a column selection signal for controlling each column switch; and at least one column repeater circuit disposed on the column selection line that outputs the column selection signal in synchronization with the first dummy word line signal input to the first dummy repeater circuit.
    Type: Grant
    Filed: May 10, 2010
    Date of Patent: October 30, 2012
    Assignee: Fujitsu Semiconductor Limited
    Inventor: Shinichi Moriwaki
  • Publication number: 20120257464
    Abstract: A semiconductor memory includes a real memory cull; a sense amplifier configured to amplify data read from the real memory cell in response to activation of a sense amplifier enable signal; a replica circuit including a plurality of replica units connected in series, each of replica units including a plurality of dummy memory cells connected in parallel, wherein one of dummy memory cells of one of replica units is accessed in response to data which is read from one of dummy memory cells of one of replica units of a prior stage; and an operation control circuit configured to activate a dummy access signal to access one of dummy memory cells of one of replica units of a first stage in response to a read command, and to activate the sense amplifier enable signal in response to data read from one of replica units of a last stage.
    Type: Application
    Filed: June 21, 2012
    Publication date: October 11, 2012
    Applicant: FUJITSU SEMICONDUCTOR LIMITED
    Inventor: Shinichi MORIWAKI
  • Publication number: 20120127782
    Abstract: A static RAM includes a plurality of word lines, a plurality of global bit line pairs, a plurality of static-type memory cells, a plurality of sense amplifiers, a plurality of local bit line pairs provided in correspondence with each global bit line pair, and a plurality of global switches, wherein the plurality of static-type memory cells is connected to the corresponding local bit line pair in response to a row selection signal, and at the time of read, the row selection signal is applied to the word line and after the corresponding local bit line pair is brought into a state corresponding to contents stored in the memory cell, application of the row selection signal is stopped and then the corresponding global switch is brought into a connection state and after changing the state of the global bit line pair, the corresponding sense amplifier is operated.
    Type: Application
    Filed: September 7, 2011
    Publication date: May 24, 2012
    Applicant: FUJITSU SEMICONDUCTOR LIMITED
    Inventor: Shinichi MORIWAKI
  • Publication number: 20100290295
    Abstract: A semiconductor memory includes a word line coupled to memory cells that transmits a word line signal; at least one word repeater circuit that includes a first load circuit disposed on the word line; a first dummy word line disposed along the word line that transmits a first dummy word line signal; at least one dummy repeater circuit that includes a second load circuit disposed on the first dummy word line; bit lines coupled to the memory cells; column switches that couple the bit lines to data lines, respectively; a column selection line disposed along the word line that transmits a column selection signal for controlling each column switch; and at least one column repeater circuit disposed on the column selection line that outputs the column selection signal in synchronization with the first dummy word line signal input to the first dummy repeater circuit.
    Type: Application
    Filed: May 10, 2010
    Publication date: November 18, 2010
    Applicant: FUJITSU SEMICONDUCTOR LIMITED
    Inventor: Shinichi MORIWAKI
  • Patent number: 6460129
    Abstract: A pipeline operation method and a pipeline operation device in which an operation result of an operation unit can be effectively written to a register. In the pipeline operation method and the pipeline operation device, a pipeline operation unit that can perform a pipeline operation, a non-pipeline operation unit that cannot perform a pipeline operation, and a register that is shared by the pipeline operation unit and the non-pipeline operation unit are arranged. To perform an operation while an operation result of each of the pipeline units is being written into the register, translating an instruction to the pipeline operation unit is interlocked when the writing of the operation result of the pipeline operation unit overlaps with the writing of the operation result of the non-pipeline operation unit.
    Type: Grant
    Filed: October 21, 1997
    Date of Patent: October 1, 2002
    Assignee: Fujitsu Limited
    Inventors: Shinichi Moriwaki, Masahiro Yanagida, Shuntaro Fujioka, Hidenobu Ohta
  • Patent number: 5670961
    Abstract: An airport surface traffic system is provided which detects targets moving on an airport surface and automatically adds ID codes thereby reduces the controlling duties of an air traffic controller and elevates safety of an aviation control. An airport surface traffic system comprises airport surface monitoring radars which detects targets moving on an airport surface, ASDE target detector which detects targets by an output signal of the airport surface monitoring radars, a second monitoring radar which receives response signals from airplanes and from an airport monitoring radar which controls airport, ASR/SSR target detector which detects targets, ID code addition apparatus which adds an ID code to targets based on a signal from FDP which stores flight schedule data of airplanes and a multi-function display which displays targets.
    Type: Grant
    Filed: November 22, 1995
    Date of Patent: September 23, 1997
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Atsushi Tomita, Koichi Kimura, Shinichi Moriwaki