Patents by Inventor SHINYA KYOGOKU

SHINYA KYOGOKU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10062750
    Abstract: An active region through which current flows in a semiconductor device includes an n?-type silicon carbide epitaxial layer formed on a front surface of an n+-type silicon carbide semiconductor substrate; a p-type layer becoming a channel region; a trench formed so as to be in contact with a p-type layer and having an oxide film and a gate electrode embedded therein; a p+-type layer arranged beneath the trench and between trenches; an n?-type layer in contact with the p-type layer, a p+-type layer, and the trench, and arranged in contact with a p+-type layer or on a surface side of the semiconductor substrate; an n-type layer in contact with the n?-type silicon carbide epitaxial layer and the p+-type layer, and having an impurity concentration higher than that of the n?-type layer and that of the n?-type silicon carbide epitaxial layer.
    Type: Grant
    Filed: August 4, 2017
    Date of Patent: August 28, 2018
    Assignees: FUJI ELECTRIC CO., LTD., SUMITOMO ELECTRIC INDUSTRIES, LTD.
    Inventors: Yusuke Kobayashi, Hiromu Shiomi, Shinya Kyogoku, Shinsuke Harada, Akimasa Kinoshita
  • Publication number: 20180158938
    Abstract: According to one embodiment, a semiconductor device includes a first electrode, a semiconductor layer, and a first insulating portion. The first electrode includes first and second electrode regions. The semiconductor layer includes first to third semiconductor regions, and third and fourth partial regions. The first semiconductor region includes first and second partial regions. The first partial region is separated from the first electrode region. The second semiconductor region is separated from the second partial region. The third semiconductor region is provided between the second partial region and the second semiconductor region. The third partial region is separated from the second electrode region. The fourth partial region is separated from the second electrode region. The first insulating portion is provided between the electrode region and the partial region and between the electrode region and the semiconductor region. The first insulating portion has a first width and a second width.
    Type: Application
    Filed: August 31, 2017
    Publication date: June 7, 2018
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Shinya KYOGOKU, Ryosuke IIJIMA
  • Publication number: 20180122894
    Abstract: According to one embodiment, a semiconductor device includes first to fourth semiconductor regions, a first electrode, and a first insulating film. The first semiconductor region includes a first partial region and a second partial region. The second semiconductor region is separated from the first partial region. The third semiconductor region is provided between the first partial region and the second semiconductor region. The third semiconductor region includes a third partial region and a fourth partial region. The first electrode is separated from the second partial region and is separated from the second semiconductor region and the third semiconductor region. The first insulating film includes a first insulating region and a second insulating region. The fourth semiconductor region includes a first portion. The first portion is provided between the fourth partial region and at least a portion of the first insulating film.
    Type: Application
    Filed: August 30, 2017
    Publication date: May 3, 2018
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Shinya KYOGOKU, Ryosuke Iijima
  • Publication number: 20180083094
    Abstract: According to one embodiment, a semiconductor device includes first to sixth semiconductor regions, a first electrode, and a first insulating film. The first semiconductor region includes first and second partial regions. The second semiconductor region is separated from the first partial region in a second direction crossing a first direction. The third semiconductor region is provided between the first partial region and the second semiconductor region. The fourth semiconductor region is provided between the first partial region and the third semiconductor region. The first electrode is separated from the second partial region, the second and third semiconductor regions, and a portion of the fourth semiconductor region. The first insulating film contacts the third semiconductor region. The fifth semiconductor region is provided between the first insulating film and the second partial region. The sixth semiconductor region is provided between the first insulating film and the fifth semiconductor region.
    Type: Application
    Filed: August 31, 2017
    Publication date: March 22, 2018
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Shinya Kyogoku, Ryosuke lijima, Keiko Ariyoshi
  • Publication number: 20180040690
    Abstract: An active region through which current flows in a semiconductor device includes an n?-type silicon carbide epitaxial layer formed on a front surface of an n+-type silicon carbide semiconductor substrate; a p-type layer becoming a channel region; a trench formed so as to be in contact with a p-type layer and having an oxide film and a gate electrode embedded therein; a p+-type layer arranged beneath the trench and between trenches; an n?-type layer in contact with the p-type layer, a p+-type layer, and the trench, and arranged in contact with a p+-type layer or on a surface side of the semiconductor substrate; an n-type layer in contact with the n?-type silicon carbide epitaxial layer and the p+-type layer, and having an impurity concentration higher than that of the n?-type layer and that of the n?-type silicon carbide epitaxial layer.
    Type: Application
    Filed: August 4, 2017
    Publication date: February 8, 2018
    Applicants: FUJI ELECTRIC CO., LTD., SUMITOMO ELECTRIC INDUSTRIES, LTD.
    Inventors: Yusuke KOBAYASHI, Hiromu SHIOMI, Shinya KYOGOKU, Shinsuke HARADA, Akimasa KINOSHITA
  • Patent number: 9881912
    Abstract: A semiconductor device according to an embodiment includes a plurality of circuit units, and each of the circuit units includes, a first electrode, a second electrode; a first switching element and a second switching element electrically connected in series between the first electrode and the second electrode, and a third electrode electrically connected between the first switching element and the second switching element. The circuit units are arranged in an annular shape.
    Type: Grant
    Filed: March 7, 2016
    Date of Patent: January 30, 2018
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Kazuto Takao, Shinya Kyogoku
  • Publication number: 20160284683
    Abstract: A semiconductor device according to an embodiment includes a plurality of circuit units, and each of the circuit units includes, a first electrode, a second electrode; a first switching element and a second switching element electrically connected in series between the first electrode and the second electrode, and a third electrode electrically connected between the first switching element and the second switching element. The circuit units are arranged in an annular shape.
    Type: Application
    Filed: March 7, 2016
    Publication date: September 29, 2016
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: KAZUTO TAKAO, SHINYA KYOGOKU