Patents by Inventor Shuji Nakaya

Shuji Nakaya has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060002212
    Abstract: An output end and an inverted output end of a latch circuit that is connected to an output buffer circuit are switched with each other, and thereby, the relationship between the data of “0” or “1” and the drain of a memory cell is connected or not connected to a bit line is changed. In addition, an input of a sense amplifier is fixed at the grounding potential by means of a test control signal, and thereby, positive logic is confirmed in the case where the output of the output buffer circuit is “L,” and negative logic is confirmed in the case where the output of the output buffer circuit is “H.
    Type: Application
    Filed: December 30, 2004
    Publication date: January 5, 2006
    Applicant: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.
    Inventors: Shuji Nakaya, Mitsuaki Hayashi, Masakazu Kurata
  • Patent number: 6800524
    Abstract: The object of the present invention is directed to shorten a manufacturing TAT when changing a stored data of a mask ROM incorporated into a semiconductor integrated circuit device with multi-layered structure, and to improve a manufacturing yield. For example, when the semiconductor integrated circuit device comprising an interconnection layer with five layers are manufactured, when fabricating samples or prototypes where data to be written to the mask ROM is frequently changed, the manufacturing TAT is shortened by means of configuring a bit line as a fifth layer of metal interconnection layer of an uppermost layer, and an interlayer dielectric (ILD) layer just below it as a forming layer of a via hole for use in data writing.
    Type: Grant
    Filed: April 23, 2003
    Date of Patent: October 5, 2004
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Mitsuaki Hayashi, Shuji Nakaya
  • Publication number: 20040140488
    Abstract: A semiconductor device wherein the data read time in the case of replacing a defective memory cell with an address storage circuit and a data storage circuit is equal to the data read time in the case of reading data from a memory cell array and chip area is small is provided.
    Type: Application
    Filed: December 5, 2003
    Publication date: July 22, 2004
    Applicant: Matsushita Electric Industrial Co., Ltd.
    Inventors: Shuji Nakaya, Mitsuaki Hayashi
  • Publication number: 20040120193
    Abstract: There is provided a semiconductor memory device capable of performing high-speed reading even when the current capability of memory cells and transistors for charging is decreased, and a bit line capacitance is increased. In a sense amplifier, in addition to a P-type MOS transistor for charging, a P-type MOS transistor and a N-type MOS transistor are provided as a circuit for charging a selected bit line up to a switching level of a determination inverter included in a circuit for determining data of a memory cell, and a bit line is charged at high speed, whereby a read time is shortened.
    Type: Application
    Filed: December 4, 2003
    Publication date: June 24, 2004
    Applicant: Matsushita Electric Industrial Co., Ltd.
    Inventor: Shuji Nakaya
  • Patent number: 6711088
    Abstract: By eliminating a current of bit lines which is generated regularly by an off-leak current in memory cells, the number of memory cells per bit line is made to increase, large storage capacity of the memory cell array is achieved, and a semiconductor memory device capable of reducing a chip area is provided. In order to achieve it, provided is a source line potential control circuit for setting a source potential of transistors included in the memory cells being selected by row selection signals at a ground potential, and for setting a source potential of the transistors included in the memory cells being set as a non-selection state by the row selection signals at a power potential. A potential difference between sources and drains of the transistors included in the memory cells of the non-selection state is thereby reduced, and the leakage current is eliminated.
    Type: Grant
    Filed: April 18, 2003
    Date of Patent: March 23, 2004
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Mitsuaki Hayashi, Shuji Nakaya, Makoto Kojima
  • Publication number: 20030219946
    Abstract: The object of the present invention is directed to shorten a manufacturing TAT when changing a stored data of a mask ROM incorporated into a semiconductor integrated circuit device with multi-layered structure, and to improve a manufacturing yield. For example, when the semiconductor integrated circuit device comprising an interconnection layer with five layers are manufactured, when fabricating samples or prototypes where data to be written to the mask ROM is frequently changed, the manufacturing TAT is shortened by means of configuring a bit line as a fifth layer of metal interconnection layer of an uppermost layer, and an interlayer dielectric (ILD) layer just below it as a forming layer of a via hole for use in data writing.
    Type: Application
    Filed: April 23, 2003
    Publication date: November 27, 2003
    Inventors: Mitsuaki Hayashi, Shuji Nakaya
  • Publication number: 20030202374
    Abstract: By eliminating a current of bit lines which is generated regularly by an off-leak current in memory cells, the number of memory cells per bit line is made to increase, large storage capacity of the memory cell array is achieved, and a semiconductor memory device capable of reducing a chip area is provided. In order to achieve it, provided is a source line potential control circuit for setting a source potential of transistors included in the memory cells being selected by row selection signals at a ground potential, and for setting a source potential of the transistors included in the memory cells being set as a non-selection state by the row selection signals at a power potential. A potential difference between sources and drains of the transistors included in the memory cells of the non-selection state is thereby reduced, and the leakage current is eliminated.
    Type: Application
    Filed: April 18, 2003
    Publication date: October 30, 2003
    Inventors: Mitsuaki Hayashi, Shuji Nakaya, Makoto Kojima
  • Patent number: 6570236
    Abstract: On a semiconductor substrate surface, a drain diffusion layer, which is in common to two transistors that make up a memory cell pair, is formed and source diffusion layers, for each of the transistors, respectively, are formed so as to sandwich the drain diffusion layer from both sides, a bit line is formed from a lower wiring layer and is connected to the drain diffusion layer, a source line is formed from the uppermost wiring layer, and the writing of information is performed by making a contact hole exist or non-existent immediately below the source line arranged from the uppermost wiring layer, in other words, by connection or non-connection of the source diffusion layer with the source line. By this arrangement, the TAT can be shortened and, since the capacitance of the bit line is not increased, high-speed operation with a short precharge time and discharge time for the bit line can be realized and the consumption power can be lessened.
    Type: Grant
    Filed: January 28, 2002
    Date of Patent: May 27, 2003
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Shuji Nakaya, Mitsuaki Hayashi
  • Publication number: 20020171098
    Abstract: On a semiconductor substrate surface, a drain diffusion layer, which is in common to two transistors that make up a memory cell pair, is formed and source diffusion layers, for each of the transistors, respectively, are formed so as to sandwich the drain diffusion layer from both sides, a bit line is formed from a lower wiring layer and is connected to the drain diffusion layer, a source line is formed from the uppermost wiring layer, and the writing of information is performed by making a contact hole exist or non-existent immediately below the source line arranged from the uppermost wiring layer, in other words, by connection or non-connection of the source diffusion layer with the source line. By this arrangement, the TAT can be shortened and, since the capacitance of the bit line is not increased, high-speed operation with a short precharge time and discharge time for the bit line can be realized and the consumption power can be lessened.
    Type: Application
    Filed: January 28, 2002
    Publication date: November 21, 2002
    Inventors: Shuji Nakaya, Mitsuaki Hayashi