Patents by Inventor Sriram Mudulodu

Sriram Mudulodu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11916679
    Abstract: A bitstream modifier is operative on a packet which uses repetition coding. The bitstream modifier increases randomness of the data in a deterministic manner such that spectral spurs from repetition coding are greatly reduced, thereby providing greater available transmit power. In another example of the invention, baseband samples of a header and/or payload for a Bluetooth packet are modified by a canonical sequence with a low slew rate for data such that the variations in frequency may be tracked by a receiver and the transmitted spectral spurs reduced.
    Type: Grant
    Filed: August 28, 2020
    Date of Patent: February 27, 2024
    Assignee: Silicon Laboratories Inc.
    Inventors: Sriram Mudulodu, Divyaxi Rudani, Manoj Medam, Partha Sarathy Murali, Ajay Mantha, Suchin Gupta
  • Publication number: 20230217370
    Abstract: The present invention relates to a method and apparatus for reducing power consumption in a receiver of a time slotted communication system. An RF front end has power applied after the start of a preamble or after the start of a header, or upon the start of a packet payload based on connection status, signal level, and interference level. Where the signal level is constant, the communication system is in a connected state, and the interference level is low, the system bypasses packet header destination address matching, or optionally, uses only the least significant bits of the header destination address for matching purposes.
    Type: Application
    Filed: February 28, 2023
    Publication date: July 6, 2023
    Applicant: Silicon Laboratories Inc.
    Inventor: Sriram MUDULODU
  • Patent number: 11689349
    Abstract: A Bluetooth receiver has an RF front end which has a gain control input, the RF front end converting wireless packets into a baseband signal which is coupled to the input of an analog to digital converter (ADC). A clock generator provides a clock coupled to the ADC, and an AGC processor performs an AGC process to provide a gain which places the baseband symbols in a range that is less than 90% of the input dynamic range of the ADC. When in a connected state, the clock generator provides a clock which is slower than is required to complete the AGC process during a preamble interval, and the AGC process uses a few initial bits of the address field. The remaining bits of the address field is compared with the corresponding address bits of the receiver to determine whether to receive the packet.
    Type: Grant
    Filed: December 3, 2021
    Date of Patent: June 27, 2023
    Assignee: Silicon Laboratories Inc.
    Inventor: Sriram Mudulodu
  • Publication number: 20230189316
    Abstract: In one embodiment, an apparatus includes: a compensation circuit to select one of a plurality of compensation sets based on an allocated resource unit (RU) and compensate a digital complex signal using the selected compensation set; a digital-to-analog converter to convert the compensated digital complex signal to a compensated analog complex signal; a mixer coupled to the digital-to-analog converter to upconvert the compensated analog complex signal to a radio frequency (RF) signal; and a power amplifier coupled to the mixer to amplify the RF signal.
    Type: Application
    Filed: December 10, 2021
    Publication date: June 15, 2023
    Inventors: Sriram Mudulodu, Manoj Kumar Medam, Rambabu Katla, Anil Kumar Adavally, Aravinth Kumar Ayyappannair Radhadevi
  • Patent number: 11632140
    Abstract: A receiver for OFDM subcarriers has a first mode and a second mode. In the first mode, a tunable system clock is output at a nominal frequency, and in the second mode, the tunable system clock is offset so that a harmonic of the tunable system clock coincides with a particular OFDM subcarrier. The tunable system clock is coupled to a programmable modem PLL clock generator which generates clocks for an A/D converter coupled to a baseband processor which is also coupled to the programmable modem PLL clock generator. The programmable modem PLL clock generator is programmed to maintain a constant output frequency of each output in the first mode and the second mode.
    Type: Grant
    Filed: August 6, 2021
    Date of Patent: April 18, 2023
    Assignee: Silicon Laboratories Inc.
    Inventor: Sriram Mudulodu
  • Patent number: 11632733
    Abstract: In one aspect, a radio device comprises: an analog front end (AFE) circuit to receive and process an incoming radio frequency (RF) signal comprising a packet; an analog-to-digital converter (ADC) coupled to the AFE circuit to receive and digitize the processed incoming RF signal into a digital signal; a detector coupled to the ADC to detect a carrier frequency offset (CFO) in the digital signal based at least in part on a preamble of the packet; and a controller coupled to the detector. The controller may generate a compensation value for the CFO based on the detected CFO and cause one or more components of the radio device to compensate for the CFO using the compensation value.
    Type: Grant
    Filed: September 13, 2021
    Date of Patent: April 18, 2023
    Assignee: Silicon Laboratories Inc.
    Inventors: Sriram Mudulodu, Manoj Kumar Medam
  • Patent number: 11627531
    Abstract: A wireless local area network (WLAN) station receiver has a center frequency offset (CFO) estimator and an CFO table with an association between a CFO value from a recently received access point packet for which the station is associated according to 802.11. The receiver performs a comparison between the CFO estimate of the received packet and the CFO value from the CFO database, and powers the receiver down if the comparison exceeds a threshold. The threshold may be an absolute value in parts per million, or may include a time drift compensation component.
    Type: Grant
    Filed: November 29, 2020
    Date of Patent: April 11, 2023
    Assignee: Silicon Laboratories Inc.
    Inventor: Sriram Mudulodu
  • Patent number: 11611425
    Abstract: A Bluetooth receiver has an RF front end which has a gain control input, the RF front end converting wireless packets into a baseband signal which is coupled to the input of an analog to digital converter (ADC). A clock generator provides a clock coupled to the ADC, and an AGC processor performs an AGC process to provide a gain which places the baseband symbols in a range that is less than 90% of the input dynamic range of the ADC. When in a connected state, the clock generator provides a clock which is slower than is required to complete the AGC process during a preamble interval, and the AGC process uses a few initial bits of the address field. The remaining bits of the address field is compared with the corresponding address bits of the receiver to determine whether to receive the packet.
    Type: Grant
    Filed: January 27, 2022
    Date of Patent: March 21, 2023
    Assignee: Silicon Laboratories Inc.
    Inventor: Sriram Mudulodu
  • Publication number: 20230077766
    Abstract: In one aspect, a radio device comprises: an analog front end (AFE) circuit to receive and process an incoming radio frequency (RF) signal comprising a packet; an analog-to-digital converter (ADC) coupled to the AFE circuit to receive and digitize the processed incoming RF signal into a digital signal; a detector coupled to the ADC to detect a carrier frequency offset (CFO) in the digital signal based at least in part on a preamble of the packet; and a controller coupled to the detector. The controller may generate a compensation value for the CFO based on the detected CFO and cause one or more components of the radio device to compensate for the CFO using the compensation value.
    Type: Application
    Filed: September 13, 2021
    Publication date: March 16, 2023
    Inventors: Sriram Mudulodu, Manoj Kumar Medam
  • Publication number: 20230046497
    Abstract: The present invention relates to a method and apparatus for reducing power consumption in a receiver of a time slotted communication system. An RF front end has power applied after the start of a preamble or after the start of a header, or upon the start of a packet payload based on connection status, signal level, and interference level. Where the signal level is constant, the communication system is in a connected state, and the interference level is low, the system bypasses packet header destination address matching, or optionally, uses only the least significant bits of the header destination address for matching purposes.
    Type: Application
    Filed: October 27, 2022
    Publication date: February 16, 2023
    Applicant: Silicon Laboratories Inc.
    Inventor: Sriram MUDULODU
  • Publication number: 20230041647
    Abstract: A receiver for OFDM subcarriers has a first mode and a second mode. In the first mode, a tunable system clock is output at a nominal frequency, and in the second mode, the tunable system clock is offset so that a harmonic of the tunable system clock coincides with a particular OFDM subcarrier. The tunable system clock is coupled to a programmable modem PLL clock generator which generates clocks for an A/D converter coupled to a baseband processor which is also coupled to the programmable modem PLL clock generator. The programmable modem PLL clock generator is programmed to maintain a constant output frequency of each output in the first mode and the second mode.
    Type: Application
    Filed: August 6, 2021
    Publication date: February 9, 2023
    Inventor: Sriram MUDULODU
  • Patent number: 11523340
    Abstract: The present invention relates to a method and apparatus for reducing power consumption in a receiver of a time slotted communication system. An RF front end has power applied after the start of a preamble or after the start of a header, or upon the start of a packet payload based on connection status, signal level, and interference level. Where the signal level is constant, the communication system is in a connected state, and the interference level is low, the system bypasses packet header destination address matching, or optionally, uses only the least significant bits of the header destination address for matching purposes.
    Type: Grant
    Filed: November 29, 2020
    Date of Patent: December 6, 2022
    Assignee: Silicon Laboratories Inc.
    Inventor: Sriram Mudulodu
  • Publication number: 20220174597
    Abstract: The present invention relates to a method and apparatus for reducing power consumption in a receiver of a time slotted communication system. An RF front end has power applied after the start of a preamble or after the start of a header, or upon the start of a packet payload based on connection status, signal level, and interference level. Where the signal level is constant, the communication system is in a connected state, and the interference level is low, the system bypasses packet header destination address matching, or optionally, uses only the least significant bits of the header destination address for matching purposes.
    Type: Application
    Filed: November 29, 2020
    Publication date: June 2, 2022
    Applicant: Silicon Laboratories, Inc.
    Inventor: Sriram MUDULODU
  • Publication number: 20220173882
    Abstract: A Bluetooth receiver has an RF front end which has a gain control input, the RF front end converting wireless packets into a baseband signal which is coupled to the input of an analog to digital converter (ADC). A clock generator provides a clock coupled to the ADC, and an AGC processor performs an AGC process to provide a gain which places the baseband symbols in a range that is less than 90% of the input dynamic range of the ADC. When in a connected state, the clock generator provides a clock which is slower than is required to complete the AGC process during a preamble interval, and the AGC process uses a few initial bits of the address field. The remaining bits of the address field is compared with the corresponding address bits of the receiver to determine whether to receive the packet.
    Type: Application
    Filed: January 27, 2022
    Publication date: June 2, 2022
    Applicant: Silicon Laboratories Inc.
    Inventor: Sriram MUDULODU
  • Publication number: 20220173881
    Abstract: A Bluetooth receiver has an RF front end which has a gain control input, the RF front end converting wireless packets into a baseband signal which is coupled to the input of an analog to digital converter (ADC). A clock generator provides a clock coupled to the ADC, and an AGC processor performs an AGC process to provide a gain which places the baseband symbols in a range that is less than 90% of the input dynamic range of the ADC. When in a connected state, the clock generator provides a clock which is slower than is required to complete the AGC process during a preamble interval, and the AGC process uses a few initial bits of the address field. The remaining bits of the address field is compared with the corresponding address bits of the receiver to determine whether to receive the packet.
    Type: Application
    Filed: December 3, 2021
    Publication date: June 2, 2022
    Applicant: Silicon Laboratories
    Inventor: Sriram MUDULODU
  • Publication number: 20220174605
    Abstract: A wireless local area network (WLAN) station receiver has a center frequency offset (CFO) estimator and an CFO table with an association between a CFO value from a recently received access point packet for which the station is associated according to 802.11. The receiver performs a comparison between the CFO estimate of the received packet and the CFO value from the CFO database, and powers the receiver down if the comparison exceeds a threshold. The threshold may be an absolute value in parts per million, or may include a time drift compensation component.
    Type: Application
    Filed: November 29, 2020
    Publication date: June 2, 2022
    Applicant: Silicon Laboratories
    Inventor: Sriram MUDULODU
  • Patent number: 11206122
    Abstract: A Bluetooth receiver has an RF front end which has a gain control input, the RF front end converting wireless packets into a baseband signal which is coupled to the input of an analog to digital converter (ADC). A clock generator provides a clock coupled to the ADC, and an AGC processor performs an AGC process to provide a gain which places the baseband symbols in a range that is less than 90% of the input dynamic range of the ADC. When in a connected state, the clock generator provides a clock which is slower than is required to complete the AGC process during a preamble interval, and the AGC process uses a few initial bits of the address field. The remaining bits of the address field is compared with the corresponding address bits of the receiver to determine whether to receive the packet.
    Type: Grant
    Filed: November 29, 2020
    Date of Patent: December 21, 2021
    Assignee: Silicon Laboratories Inc.
    Inventor: Sriram Mudulodu
  • Publication number: 20210075557
    Abstract: A bitstream modifier is operative on a packet which uses repetition coding. The bitstream modifier increases randomness of the data in a deterministic manner such that spectral spurs from repetition coding are greatly reduced, thereby providing greater available transmit power. In another example of the invention, baseband samples of a header and/or payload for a Bluetooth packet are modified by a canonical sequence with a low slew rate for data such that the variations in frequency may be tracked by a receiver and the transmitted spectral spurs reduced.
    Type: Application
    Filed: August 28, 2020
    Publication date: March 11, 2021
    Applicant: Silicon Laboratories Inc.
    Inventors: Sriram MUDULODU, Divyaxi RUDANI, Manoj MEDAM, Partha Sarathy MURALI, Ajay MANTHA, Suchin GUPTA
  • Patent number: 10931301
    Abstract: A code decompression engine reads compressed code from a memory containing a series of code parts and a dictionary part. The code parts each have a bit indicating compressed or uncompressed. When the code part is compressed, it has a value indicating the number of segments, followed by the segments, followed by an index into the dictionary part. The decompressed instruction is the dictionary value specified by the index, which is modified by the segments. Each segment describes the modification to the dictionary part specified by the index by a mask type, a mask offset, and a mask.
    Type: Grant
    Filed: December 16, 2019
    Date of Patent: February 23, 2021
    Assignee: Redpine Signals, Inc.
    Inventors: Subba Reddy Kallam, Sriram Mudulodu
  • Patent number: 10911419
    Abstract: An apparatus and method for encrypting messages from a first node splits the message into a plurality of message units, each of which is encrypted. The encrypted message units are split into path units, each of which is directed to a different route path to a destination node. At the destination node, the path units are received and reassembled into encrypted message units, which are decrypted into message fragments and concatenated to form a message corresponding to the original one sent.
    Type: Grant
    Filed: April 2, 2018
    Date of Patent: February 2, 2021
    Assignee: Silicon Laboratories Inc.
    Inventors: Sriram Mudulodu, Venkat Mattela