Patents by Inventor Stefan Schwantes

Stefan Schwantes has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070207589
    Abstract: A first mark, in a double-well integrated circuit technology, is formed by a first etching of a first mask layer on top of an ONO stack. After a first well is doped, a second etching occurs at the first etching sites in the uppermost layer of oxide of the ONO stack forming a first alignment artifact. A second mask layer is applied after removing the first mask layer. A second well doping occurs at second mask layer etching sites to maintain clearance between the two wells within active areas and provide an overlap of the two wells in a frame area. At the first alignment artifact in the overlap of the two wells, further etchings remove remaining layers of the ONO stack and remove silicon from the upper most layer of the semiconductor forming a second registration mark, which may be covered by a protective layer.
    Type: Application
    Filed: May 7, 2007
    Publication date: September 6, 2007
    Applicant: ATMEL CORPORATION
    Inventors: Franz Dietz, Volker Dudek, Michael Graf, Stefan Schwantes, Gayle Miller
  • Publication number: 20070164443
    Abstract: Semiconductor array, with an element region (400), with a conductive substrate (100), with a buried insulation layer (200), which isolates the element region (400) from the conductive substrate (100), with at least one trench (700), which is filled with an insulation material (710) and which isolates at least one element (1000) in the element region (400) from other elements in the element region (400), with an electrical conductor (750), which is connected conductively to the conductive substrate (100), wherein the electrical conductor (750) is disposed within the trench (700) isolated by the insulation material (710), and wherein the trench (700) is formed within a recess (600) in a surface. Furthermore, a method for manufacturing a semiconductor array is provided.
    Type: Application
    Filed: September 28, 2006
    Publication date: July 19, 2007
    Applicant: ATMEL Germany GmbH
    Inventors: Tobias Florian, Michael Graf, Stefan Schwantes
  • Publication number: 20070132019
    Abstract: A lateral DMOS transistor is disclosed that includes a first region of a first conductivity type, which is surrounded on the sides by a second region of a second conductivity type, whereby a boundary line between both regions has opposite straight sections and curved sections linking the straight sections, and with a first dielectric structure, which serves as a field region and is embedded in the first region and surrounds a subregion of the first region. Whereby the first distance between the first dielectric structure and the boundary line is greater along the straight sections than along the curved sections.
    Type: Application
    Filed: December 11, 2006
    Publication date: June 14, 2007
    Inventors: Franz Dietz, Michael Graf, Stefan Schwantes
  • Patent number: 7230342
    Abstract: A first mark, in a double-well integrated circuit technology, is formed by a first etching of a first mask layer on top of an ONO stack. After a first well is doped, a second etching occurs at the first etching sites in the uppermost layer of oxide of the ONO stack forming a first alignment artifact. A second mask layer is applied after removing the first mask layer. A second well doping occurs at second mask layer etching sites to maintain clearance between the two wells within active areas and provide an overlap of the two wells in a frame area. At the first alignment artifact in the overlap of the two wells, further etchings remove remaining layers of the ONO stack and remove silicon from the upper most layer of the semiconductor forming a second registration mark, which may be covered by a protective layer.
    Type: Grant
    Filed: August 31, 2005
    Date of Patent: June 12, 2007
    Assignee: Atmel Corporation
    Inventors: Franz Dietz, Volker Dudek, Michael Graf, Stefan Schwantes, Gayle W. Miller, Jr.
  • Publication number: 20070120190
    Abstract: An electrostatic discharge (ESD) protection structure is disclosed. The ESD protection structure comprises an active device. The active device includes a plurality of drains. Each of the drains has a contact row and at least one body contact row. The at least one body contact row is located on the active device in a manner to reduce the amount of voltage required for triggering the ESD protection structure. A system and method in accordance with the present invention utilizes a LDNMOS transistor as ESD protection element with optimised substrate contacts. The ratio of substrate contact rows to drain contact rows is smaller than one in order to reduce the triggering voltage of the inherent bipolar transistor.
    Type: Application
    Filed: October 20, 2005
    Publication date: May 31, 2007
    Inventors: Stefan Schwantes, Michael Graf, Volker Dudek, Gayle Miller, Irwin Rathbun, Peter Grombach, Manfred Klaussner
  • Publication number: 20070090432
    Abstract: A method and system for fabricating a stacked capacitor and a DMOS transistor are disclosed. In one aspect, the method and system include providing a bottom plate, an insulator, and an additional layer including first and second plates. The insulator covers at least a portion of the bottom plate and resides between the first and second top plates and the bottom plate. The first and second top plates are electrically coupled through the bottom plate. In another aspect, the method and system include forming a gate oxide. The method and system also include providing SV well(s) after the gate oxide is provided. A portion of the SV well(s) resides under a field oxide region of the device. Each SV well includes first, second, and third implants having a sufficient energy to provide the portion of the SV well at a desired depth under the field oxide region without significant additional thermal processing. A gate, source, and drain are also provided.
    Type: Application
    Filed: October 20, 2005
    Publication date: April 26, 2007
    Inventors: Stefan Schwantes, Volker Dudek, Michael Graf, Alan Renninger, James Shen
  • Publication number: 20070048959
    Abstract: A first mark, in a double-well integrated circuit technology, is formed by a first etching of a first mask layer on top of an ONO stack. After a first well is doped, a second etching occurs at the first etching sites in the uppermost layer of oxide of the ONO stack forming a first alignment artifact. A second mask layer is applied after removing the first mask layer. A second well doping occurs at second mask layer etching sites to maintain clearance between the two wells within active areas and provide an overlap of the two wells in a frame area. At the first alignment artifact in the overlap of the two wells, further etchings remove remaining layers of the ONO stack and remove silicon from the upper most layer of the semiconductor forming a second registration mark, which may be covered by a protective layer.
    Type: Application
    Filed: August 31, 2005
    Publication date: March 1, 2007
    Inventors: Franz Dietz, Volker Dudek, Michael Graf, Stefan Schwantes, Gayle Miller
  • Publication number: 20060278923
    Abstract: An integrated circuit is disclosed that includes a component region with at least one NDMOS transistor and at least one PDMOS transistor and a substrate, which is isolated from the component region by a dielectric, whereby the component region, dielectric, and substrate form a first substrate capacitance standardized to a unit area in a first region of the PDMOS transistor and a second substrate capacitance standardized to said unit area in a second region of the NDMOS transistor, and whereby the first substrate capacitance standardized to said unit area is reduced in comparison to the second substrate capacitance standardized to said unit area.
    Type: Application
    Filed: June 14, 2006
    Publication date: December 14, 2006
    Inventors: Volker Dudek, Michael Graf, Andre Heid, Stefan Schwantes
  • Publication number: 20060110876
    Abstract: A lateral MOS transistor is provided with a channel region, which has a channel width delimited by dielectric-filled trenches and which is covered with a gate dielectric, whose layer thickness varies over the channel width. An outer layer thickness, which the gate dielectric has over junctions of the channel region to the dielectric-filled trenches, is greater than an inner layer thickness, which the dielectric has over a central part of the channel region. Furthermore, a method for manufacturing the MOS transistor is provided.
    Type: Application
    Filed: November 23, 2005
    Publication date: May 25, 2006
    Applicant: ATMEL GERMANY GMBH
    Inventors: Volker Dudek, Stefan Schwantes