Patents by Inventor Steven Longcor

Steven Longcor has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070158716
    Abstract: A conductive memory stack is provided. The memory stack includes a bottom electrode, a top electrode and a multi-resistive state element. The multi-resistive state element is sandwiched between the electrodes such that the top face of the bottom electrode is in contact with the multi-resistive state element's bottom face and the bottom face of the top electrode is in contact with the multi-resistive state element's top face. The bottom electrode, the top electrode and the multi-resistive state element all have sides that are adjacent to their faces. Furthermore, the sides are at least partially covered by a sidewall layer.
    Type: Application
    Filed: March 5, 2007
    Publication date: July 12, 2007
    Inventors: Darrell Rinerson, Steve Hsia, Steven Longcor, Wayne Kinney, Edmond Ward, Christophe Chevallier
  • Publication number: 20060245241
    Abstract: A memory including reference cells is provided. The memory has address decoding circuitry and an array of memory cells that are non-volatile and re-writable. Each memory cell has a two terminal memory plug that is capable of experiencing a change in resistance. Sensing circuitry compares activated memory cells to a reference level. The reference level is typically generated by at least one reference cell that can be selected at the same time the memory cell is selected.
    Type: Application
    Filed: June 29, 2006
    Publication date: November 2, 2006
    Inventors: Darrell Rinerson, Christophe Chevallier, Steven Longcor
  • Publication number: 20060245243
    Abstract: A treated conductive element is provided. A conductive element can be treated by depositing either a reactive metal or a very thin layer of material on the conductive element. The reactive metal (or very thin layer of material) would typically be sandwiched between the conductive element and an electrode. The structure additionally exhibits non-linear IV characteristics, which can be favorable in certain arrays.
    Type: Application
    Filed: June 22, 2006
    Publication date: November 2, 2006
    Inventors: Darrell Rinerson, Wayne Kinney, Edmond Ward, Steve Hsia, Steven Longcor, Christophe Chevallier, John Sanchez, Philip Swab
  • Publication number: 20060171200
    Abstract: A memory using a mixed valence conductive oxides. The memory includes a mixed valence conductive oxide that is less conductive in its oxygen deficient state and a mixed electronic ionic conductor that is an electrolyte to oxygen and promotes an electric field effective to cause oxygen ionic motion.
    Type: Application
    Filed: March 30, 2005
    Publication date: August 3, 2006
    Applicant: UNITY SEMICONDUCTOR CORPORATION
    Inventors: Darrell Rinerson, Christophe Chevallier, Wayne Kinney, Roy Lambertson, Steven Longcor, John Sanchez, Lawrence Schloss, Philip Swab, Edmond Ward
  • Publication number: 20060166430
    Abstract: A conductive memory stack is provided. The memory stack includes a bottom electrode, a top electrode and a multi-resistive state element that is sandwiched between the electrodes. The bottom electrode can be described as having a top face with a first surface area, the top electrode has a bottom face with a second surface area and the multi-resistive state element has a bottom face with a third surface area and a top face with a fourth surface area. The multi-resistive state element's bottom face is in contact with the bottom electrode's top face and the multi-resistive state element's top face is in contact with the top electrode's bottom face. Furthermore, the fourth surface area is not equal to the second surface area.
    Type: Application
    Filed: March 6, 2006
    Publication date: July 27, 2006
    Inventors: Darrell Rinerson, Christophe Chevallier, Steven Longcor
  • Publication number: 20060028864
    Abstract: A memory array with enhanced functionality is presented. Each cell in the array includes a pair of memory element electrodes. A read current across the pair of memory element electrodes is indicative of stored information and different write voltage levels across the pair of memory element electrodes are employed to store nonvolatile information. The array has at least one enhanced functionality portion that performs operations selected from the group consisting of reference, error correction, device specific storage, defect mapping tables, and redundancy.
    Type: Application
    Filed: December 23, 2004
    Publication date: February 9, 2006
    Applicant: UNITY SEMICONDUCTOR CORPORATION
    Inventors: Darrell Rinerson, Christophe Chavellier, Steven Longcor, Edmond Ward, Robert Norman
  • Publication number: 20060023495
    Abstract: A cross point array and peripheral circuitry that accesses the cross point array. The peripheral circuitry receives a supply voltage of approximately 1.8 volts or less, generates voltages of a magnitude not more than approximately 3 volts, and senses current that is indicative of a nonvolatile memory state.
    Type: Application
    Filed: July 11, 2005
    Publication date: February 2, 2006
    Applicant: UNITY SEMICONDUCTOR CORPORATION
    Inventors: Darrell Rinerson, Wayne Kinney, Steven Longcor, Edmond Ward
  • Publication number: 20060018149
    Abstract: A memory including reference cells is provided. The memory has address decoding circuitry and an array of memory cells that are non-volatile and re-writable. Each memory cell has a two terminal memory plug that is capable of experiencing a change in resistance. Sensing circuitry compares activated memory cells to a reference level. The reference level is typically generated by at least one reference cell that can be selected at the same time the memory cell is selected.
    Type: Application
    Filed: July 20, 2004
    Publication date: January 26, 2006
    Applicant: UNITY SEMICONDUCTOR CORPORATION
    Inventors: Darrell Rinerson, Christophe Chevallier, Steven Longcor
  • Publication number: 20050243595
    Abstract: A memory including a memory element having islands is provided. The memory has address decoding circuitry and an array of memory plugs. The memory plugs include memory element that have island structures of a first material within the bulk of a second material. The island structures are typically nanoparticles. The memory plugs can be placed in a first resistive state at a first write voltage, placed in a second resistive state at a second write voltage, and have its resistive state determined at a read voltage.
    Type: Application
    Filed: June 15, 2004
    Publication date: November 3, 2005
    Applicant: UNITY SEMICONDUCTOR CORPORATION
    Inventors: Darrell Rinerson, Christophe Chevallier, Philip Swab, Steve Hsia, John Sanchez, Mary Calarrudo, Steven Longcor, Wayne Kinney
  • Publication number: 20050231992
    Abstract: A re-writable memory with multiple memory layers. Using both terminals of a memory cell in a stacked cross point structure for selection purposes allows multiple layers of conductive lines to be selected as long as there is only one memory cell that has two terminals selected. Sharing logic over multiple layers allows driver sets to be reused.
    Type: Application
    Filed: June 13, 2005
    Publication date: October 20, 2005
    Applicant: UNITY SEMICONDUCTOR CORPORATION
    Inventors: Darrell Rinerson, Christophe Chevallier, Wayne Kinney, Steven Longcor, Edmond Ward
  • Publication number: 20050174835
    Abstract: A treated conductive element is provided. A conductive element can be treated by depositing either a reactive metal or a very thin layer of material on the conductive element. The reactive metal (or very thin layer of material) would typically be sandwiched between the conductive element and an electrode. The structure additionally exhibits non-linear IV characteristics, which can be favorable in certain arrays.
    Type: Application
    Filed: February 6, 2004
    Publication date: August 11, 2005
    Applicant: Unity Semiconductor Corporation
    Inventors: Darrell Rinerson, Wayne Kinney, Edmond Ward, Steve Hsia, Steven Longcor, Christophe Chevallier, John Sanchez, Philip Swab
  • Publication number: 20050111263
    Abstract: Cross point memory array using distinct voltages. The invention is a cross point memory array that applies a first select voltage on one conductive array line, a second select voltage on a second conductive array line, the two conductive array lines being uniquely defined. Additionally, an unselect voltage is applied to the unselected conductive array lines. The unselect voltage can be applied before, after or during the selection process. The unselect voltage can be approximately equal to the average of the first select voltage and the second select voltage.
    Type: Application
    Filed: December 13, 2004
    Publication date: May 26, 2005
    Applicant: UNITY SEMICONDUCTOR CORPORATION
    Inventors: Darrell Rinerson, Steven Longcor, Christophe Chevallier, Edmond Ward
  • Publication number: 20050101086
    Abstract: A conductive memory stack is provided. The memory stack includes a bottom electrode, a top electrode and a multi-resistive state element that is sandwiched between the electrodes. The bottom electrode can be described as having a top face with a first surface area, the top electrode has a bottom face with a second surface area and the multi-resistive state element has a bottom face with a third surface area and a top face with a fourth surface area. The multi-resistive state element's bottom face is in contact with the bottom electrode's top face and the multi-resistive state element's top face is in contact with the top electrode's bottom face. Furthermore, the fourth surface area is not equal to the second surface area.
    Type: Application
    Filed: November 10, 2003
    Publication date: May 12, 2005
    Applicant: UNITY SEMICONDUCTOR INC.
    Inventors: Darrell Rinerson, Steve Hsia, Steven Longcor, Wayne Kinney, Edmond Ward, Christophe Chevallier
  • Publication number: 20050013172
    Abstract: Multiple modes of operation in a cross point array. The invention is a cross point array that uses a read voltage across a conductive array line pair during a read mode. The read voltage produces a read current that is indicative of a first program state when the read current is at a first level and indicative of a second program state when the read current is at a second level. The read current is ineffective to produce a change in program state. A first voltage pulse is used during a first write mode if a change from a second program state to a first program state is desired. A second voltage pulse is used during a second write mode if a change from the first program state to the second program state is desired.
    Type: Application
    Filed: August 17, 2004
    Publication date: January 20, 2005
    Inventors: Darrell Rinerson, Christophe Chevallier, Steven Longcor, Edmond Ward, Wayne Kinney, Steve Hsia